# $90m\Omega$ , 2A/1.5A/1.1A/0.7A High-Side Power Switches with Flag

## **General Description**

The RT9715 is a cost-effective, low-voltage, single N-MOSFET high-side Power Switch IC for USB application. Low switch-on resistance (typ.  $90m\Omega$ ) and low supply current (typ. 50uA) are realized in this IC.

The RT9715 integrates an over-current protection circuit, a short fold back circuit, a thermal shutdown circuit and an under-voltage lockout circuit for overall protection. Besides, a flag output is available to indicate fault conditions to the local USB controller. Furthermore, the chip also integrates an embedded delay function to prevent miss-operation from happening due to inrush-current. The RT9715 is an ideal solution for USB power supply and can support flexible applications since it is available in various packages such as SOT-23-5, SOP-8, MSOP-8 and WDFN-8L 3x3.

## **Ordering Information**



#### Note:

Richtek Green products are :

▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.

H: 0.7A/Active Low

▶ Suitable for use in SnPb or Pb-free soldering processes.

#### **Features**

- 90mΩ (typ.) N-MOSFET Switch
- Operating Range: 2.7V to 5.5V
- Reverse Blocking Current
- Under Voltage Lockout
- Deglitched Fault Report (FLG)
- Thermal Protection with Foldback
- Over Current Protection
- Short Circuit Protection
- UL Approved—E219878(以L)
- Nemko Approved-NO49621
- RoHS Compliant and Halogen Free

## **Applications**

- USB Peripherals
- Notebook PCs

# **Pin Configurations**



# **Marking Information**

For marking information, contact our sales representative directly or through a Richtek distributor located in your area, otherwise visit our website for detail.

DS9715-02 April 2009



# **Typical Application Circuit**



**Note**: A low-ESR 150uF aluminum electrolytic or tantalum between  $V_{OUT}$  and GND is strongly recommended to meet the 330mV maximum droop requirement in the hub  $V_{BUS}$ . (see Application Information Section for further details)

# **Functional Pin Description**

| Pin No.  |          |          |        |                    |          |                                                                                                     |
|----------|----------|----------|--------|--------------------|----------|-----------------------------------------------------------------------------------------------------|
| SOT-23-5 | SOT-23-5 | SOT-23-5 | SOP-8/ | WDFN-8L            | Pin Name | Pin Function                                                                                        |
| 301-23-5 | (G-Type) | (R-Type) | MSOP-8 | 3X3                |          |                                                                                                     |
| 1        | 1        | 5        | 6,7,8  | 6,7,8              | VOUT     | Output Voltage.                                                                                     |
| 2        | 2        | 2        | 1      | 1                  | GND      | Ground.                                                                                             |
| 3        |          | 1        | 5      | 5                  | FLG      | Fault FLAG Output.                                                                                  |
| 4        | 4        | 3        | 4      | 4                  | EN/EN    | Chip Enable (Active High/Low).                                                                      |
| 5        | 5        | 4        | 2,3    | 2,3                | VIN      | Power Input Voltage.                                                                                |
|          | 3        |          |        |                    | NC       | No Internal Connection.                                                                             |
|          |          |          |        | 9 (Exposed<br>Pad) |          | The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. |

# **Function Block Diagram**



www.richtek.com DS9715-02 April 2009



# Absolute Maximum Ratings (Note 1)

| Supply Input Voltage, V <sub>IN</sub>                       | 6V             |
|-------------------------------------------------------------|----------------|
| • EN Voltage                                                | -0.3V to 6V    |
| • FLAG Voltage                                              | 6V             |
| • Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C |                |
| SOT-23-5                                                    | 300mW          |
| SOP-8                                                       | 469mW          |
| MSOP-8                                                      | 469mW          |
| WDFN-8L 3x3                                                 | 694mW          |
| Package Thermal Resistance (Note 4)                         |                |
| SOT-23-5, $\theta_{JA}$                                     | 250°C/W        |
| SOP-8, $\theta_{JA}$                                        | 160°C/W        |
| MSOP-8, $\theta_{JA}$                                       | 160°C/W        |
| WDFN-8L 3x3, $\theta_{JA}$                                  | 108°C/W        |
| • Junction Temperature                                      | 150°C          |
| • Lead Temperature (Soldering, 10 sec.)                     | 260°C          |
| Storage Temperature Range                                   | –65°C to 150°C |
| • ESD Susceptibility (Note 2)                               |                |
| HBM (Human Body Mode)                                       | 2kV            |
| MM (Machine Mode)                                           | 200V           |
| Recommended Operating Conditions (Note 3)                   |                |
| Supply Input Voltage, V <sub>IN</sub>                       | 2.7V to 5.5V   |
| • EN Voltage                                                |                |
| • Junction Temperature Range                                | –40°C to 100°C |
| Ambient Temperature Range                                   | –40°C to 85°C  |

## **Electrical Characteristics**

( $V_{IN}$  = 5V,  $C_{IN}$  = 1uF,  $C_{OUT}$  = 10uF,  $T_A$  = 25°C, unless otherwise specified)

| Parameter        |                        | Symbol              | Conditions                                                   | Min | Тур | Max | Unit      |
|------------------|------------------------|---------------------|--------------------------------------------------------------|-----|-----|-----|-----------|
| Input Quieso     | ent Current            | IQ                  | Switch On, V <sub>OUT</sub> = Open                           |     | 50  | 70  |           |
| Input Shutdo     | Input Shutdown Current |                     | Switch Off, V <sub>OUT</sub> = Open                          | 1   | 0.1 | 1   | uA        |
|                  | RT9715A/B              |                     | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 1.5A                |     | 90  | 110 |           |
| Switch On        | RT9715C/D              | Provenu             | V <sub>IN</sub> = 5V, I <sub>OUT</sub> =1.3A                 |     | 90  | 110 | $m\Omega$ |
| Resistance       | RT9715E/F              | R <sub>DS(ON)</sub> | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 1A                  |     | 90  | 110 | 1115.2    |
|                  | RT9715G/H              |                     | V <sub>IN</sub> = 5V, I <sub>OUT</sub> = 0.6A                |     | 90  | 110 |           |
|                  | RT9715A/B              | I <sub>LIM</sub>    | V <sub>OUT</sub> = 4V                                        | 2   | 2.5 | 3.2 | A         |
| Current<br>Limit | RT9715C/D              |                     |                                                              | 1.5 | 2   | 2.8 |           |
|                  | RT9715E/F              |                     |                                                              | 1.1 | 1.5 | 2.1 |           |
|                  | RT9715G/H              |                     |                                                              | 0.7 | 1   | 1.4 |           |
|                  | RT9715A/B              | ISC_FB              | V <sub>OUT</sub> = 0V, Measured Prior to<br>Thermal Shutdown |     | 1.7 |     |           |
| Short<br>Current | RT9715C/D              |                     |                                                              |     | 1.4 |     | A         |
|                  | RT9715E/F              |                     |                                                              |     | 1   |     |           |
|                  | RT9715G/H              |                     |                                                              |     | 0.7 |     |           |

To be continued



| Parameter                   |                    | Symbol                 | Conditions                                   | Min | Тур  | Max | Unit |
|-----------------------------|--------------------|------------------------|----------------------------------------------|-----|------|-----|------|
| EN/EN                       | Logic_High Voltage | VIH                    | V <sub>IN</sub> = 2.7V to 5.5V               | 2   |      |     | V    |
| Threshold                   | Logic_Low Voltage  | V <sub>IL</sub>        | V <sub>IN</sub> = 2.7V to 5.5V               |     |      | 0.8 | V    |
| EN/EN Inpu                  | ıt Current         | I <sub>EN/EN</sub>     | V <sub>EN</sub> = 5V                         |     | 0.01 | 0.1 | uA   |
| Output Lea                  | kage Current       | I <sub>LEAKAGE</sub>   | $V_{\overline{EN}} = 0V, R_{LOAD} = 0\Omega$ |     | 0.5  | 1   | uA   |
| Output Turr                 | n-On Rise Time     | T <sub>ON_RISE</sub>   | 10% to 90% of V <sub>OUT</sub> Rising        |     | 200  |     | us   |
| FLG Outpu                   | t Resistance       | R <sub>FLG</sub>       | I <sub>SINK</sub> = 1mA                      |     | 20   |     | Ω    |
| FLG Off Current             |                    | I <sub>FLG_OFF</sub>   | V <sub>FLG</sub> = 5V                        |     | 0.01 | 1   | uA   |
| FLG Delay Time              |                    | T <sub>D</sub>         | From fault condition to FLG assertion        | 5   | 12   | 20  | ms   |
| Shutdown A<br>Resistance    | Auto-Discharge     | R <sub>Discharge</sub> | $V_{EN} = 0V$ , $V_{\overline{EN}} = 5V$     |     | 100  | 150 | Ω    |
| Under-Volta                 | age Lockout        | V <sub>UVLO</sub>      | V <sub>IN</sub> Rising                       | 1.3 | 1.7  |     | V    |
| Under-Voltage Hysteresis    |                    | $\Delta V_{UVLO}$      | V <sub>IN</sub> Decreasing                   |     | 0.1  |     | V    |
| Thermal Shutdown Protection |                    | Т                      | V <sub>OUT</sub> > 1V                        |     | 120  |     | °C   |
|                             | uldown Fiolection  | T <sub>SD</sub>        | V <sub>OUT</sub> = 0V                        |     | 100  |     | °C   |
| Thermal Sh                  | utdown Hysteresis  |                        | V <sub>OUT</sub> = 0V                        |     | 20   |     | °C   |

- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Note 2. Devices are ESD sensitive. Handling precaution is recommended.
- Note 3. The device is not guaranteed to function outside its operating conditions.
- Note 4.  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.



# **Typical Operating Characteristics**













DS9715-02 April 2009 www.richtek.com

5































## **Applications Information**

The RT9715 is a single N-MOSFET high-side power switches with enable input, optimized for self-powered and bus-powered Universal Serial Bus (USB) applications. The RT9715 is equipped with a charge pump circuitry to drive the internal N-MOSFET switch; the switch's low  $R_{DS(ON)}$ ,  $90m\Omega$ , meets USB voltage drop requirements; and a flag output is available to indicate fault conditions to the local USB controller.

#### **Input and Output**

 $V_{\text{IN}}$  (input) is the power source connection to the internal circuitry and the drain of the MOSFET.  $V_{\text{OUT}}$  (output) is the source of the MOSFET. In a typical application, current flows through the switch from  $V_{\text{IN}}$  to  $V_{\text{OUT}}$  toward the load. If  $V_{\text{OUT}}$  is greater than  $V_{\text{IN}}$ , current will flow from  $V_{\text{OUT}}$  to  $V_{\text{IN}}$  since the MOSFET is bidirectional when on.

Unlike a normal MOSFET, there is no parasitic body diode between drain and source of the MOSFET, the RT9715 prevents reverse current flow if  $V_{OUT}$  is externally forced to a higher voltage than  $V_{IN}$  when the chip is disabled ( $V_{EN} < 0.8V$  or  $V_{\overline{EN}} > 2V$ ).



#### **Chip Enable Input**

The switch will be disabled when the EN/ $\overline{\text{EN}}$  pin is in a logic low/high condition. During this condition, the internal circuitry and MOSFET will be turned off, reducing the supply current to 0.1uA typical. Floating the EN/ $\overline{\text{EN}}$  may cause unpredictable operation. EN should not be allowed to go negative with respect to GND. The EN/ $\overline{\text{EN}}$  pin may be directly tied to V<sub>IN</sub> (GND) to keep the part on.

#### **Soft Start for Hot Plug-In Applications**

In order to eliminate the upstream voltage droop caused by the large inrush current during hot-plug events, the "softstart" feature effectively isolates the power source from extremely large capacitive loads, satisfying the USB voltage droop requirements.

#### **Fault Flag**

The RT9715 series provides a  $\overline{FLG}$  signal pin which is an N-Channel open drain MOSFET output. This open drain output goes low when current limit or the die temperature exceeds 120°C approximately. The  $\overline{FLG}$  output is capable of sinking a 10mA load to typically 200mV above ground. The  $\overline{FLG}$  pin requires a pull-up resistor, this resistor should be large in value to reduce energy drain. A  $100k\Omega$  pull-up resistor works well for most applications. In the case of an over-current condition,  $\overline{FLG}$  will be asserted only after the flag response delay time,  $t_D$ , has elapsed. This ensures that  $\overline{FLG}$  is asserted only upon valid over-current conditions and that erroneous error reporting is eliminated.

For example, false over-current conditions may occur during hot-plug events when extremely large capacitive loads are connected and causes a high transient inrush current that exceeds the current limit threshold. The  $\overline{\text{FLG}}$  response delay time  $t_D$  is typically 12ms.

#### **Under-Voltage Lockout**

Under-voltage lockout (UVLO) prevents the MOSFET switch from turning on until input the voltage exceeds approximately 1.7V. If input voltage drops below approximately 1.3V, UVLO turns off the MOSFET switch. Under-voltage detection functions only when the switch is enabled.

#### **Current Limiting and Short-Circuit Protection**

The current limit circuitry prevents damage to the MOSFET switch and the hub downstream port but can deliver load current up to the current limit threshold of typically 2A through the switch of the RT9715A/B, 1.5A for RT9715C/D, 1.1A for RT9715E/F and 0.7A for RT9715G/H respectively. When a heavy load or short circuit is applied to an enabled switch, a large transient current may flow until the current limit circuitry responds. Once this current limit threshold is exceeded, the device enters constant current mode until the thermal shutdown occurs or the fault is removed.

#### **Thermal Shutdown**

Thermal protection limits the power dissipation in RT9715. When the operation junction temperature exceeds 120°C, the OTP circuit starts the thermal shutdown function and

turns the pass element off. The pass element turn on again after the junction temperature cools to  $80^{\circ}$ C. The RT9715 lowers its OTP trip level from  $120^{\circ}$ C to  $100^{\circ}$ C when output short circuit occurs ( $V_{OUT}$  < 1V) as shown in Figure 1.



Figure 1. Short Circuit Thermal Folded Back Protection when Output Short Circuit Occurs (Patent)

#### **Power Dissipation**

The junction temperature of the RT9715 series depend on several factors such as the load, PCB layout, ambient temperature and package type. The output pin of the RT9715 can deliver the current of up to 2A (RT9715A/B), 1.5A (RT9715C/D), 1.1A (RT9715E/F) and 0.7A (RT9715G/H) respectively over the full operating junction temperature range. However, the maximum output current must be derated at higher ambient temperature to ensure the junction temperature does not exceed  $100^{\circ}$ C. With all possible conditions, the junction temperature must be within the range specified under operating conditions. Power dissipation can be calculated based on the output current and the  $R_{DS(ON)}$  of the switch as below.

$$P_D = R_{DS(ON)} \times I_{OUT}^2$$

Although the devices are rated for 2A, 1.5A, 1.1A and 0.7A of output current, but the application may limit the amount of output current based on the total power dissipation and the ambient temperature. The final operating junction temperature for any set of conditions can be estimated by the following thermal equation:

$$P_{D(MAX)} = (T_{J(MAX)} - T_{A}) / \theta_{JA}$$

Where  $T_{J\ (MAX)}$  is the maximum junction temperature of the die (100°C) and  $T_A$  is the maximum ambient temperature.

The junction to ambient thermal resistance  $(\theta_{JA})$  for SOT-23-5/TSOT-23-5, SOP-8/MSOP-8 and WDFM-8L 3x3 packages at recommended minimum footprint are 250°C/W, 160°C/W and 108°C/W respectively  $(\theta_{JA})$  is layout dependent).

#### Universal Serial Bus (USB) & Power Distribution

The goal of USB is to enable device from different vendors to interoperate in an open architecture. USB features include ease of use for the end user, a wide range of workloads and applications, robustness, synergy with the PC industry, and low-cost implementation. Benefits include self-identifying peripherals, dynamically attachable and reconfigurable peripherals, multiple connections (support for concurrent operation of many devices), support for as many as 127 physical devices, and compatibility with PC Plug-and-Play architecture.

The Universal Serial Bus connects USB devices with a USB host: each USB system has one USB host. USB devices are classified either as hubs, which provide additional attachment points to the USB, or as functions, which provide capabilities to the system (for example, a digital joystick). Hub devices are then classified as either Bus-Power Hubs or Self-Powered Hubs.

A Bus-Powered Hub draws all of the power to any internal functions and downstream ports from the USB connector power pins. The hub may draw up to 500mA from the upstream device. External ports in a Bus-Powered Hub can supply up to 100mA per port, with a maximum of four external ports.

Self-Powered Hub power for the internal functions and downstream ports does not come from the USB, although the USB interface may draw up to 100mA from its upstream connect, to allow the interface to function when the remainder of the hub is powered down. The hub must be able to supply up to 500mA on all of its external downstream ports. Please refer to Universal Serial Specification Revision 2.0 for more details on designing compliant USB hub and host systems.

Over-Current protection devices such as fuses and PTC resistors (also called polyfuse or polyswitch) have slow trip times, high on-resistance, and lack the necessary circuitry for USB-required fault reporting.



The faster trip time of the RT9715 power distribution allows designers to design hubs that can operate through faults. The RT9715 provides low on-resistance and internal fault-reporting circuitry to meet voltage regulation and fault notification requirements.

Because the devices are also power switches, the designer of self-powered hubs has the flexibility to turn off power to output ports. Unlike a normal MOSFET, the devices have controlled rise and fall times to provide the needed inrush current limiting required for the bus-powered hub power switch.

#### Supply Filter/Bypass Capacitor

A 1uF low-ESR ceramic capacitor from  $V_{\text{IN}}$  to GND, located at the device is strongly recommended to prevent the input voltage drooping during hot-plug events. However, higher capacitor values will further reduce the voltage droop on the input. Furthermore, without the bypass capacitor, an output short may cause sufficient ringing on the input (from source lead inductance) to destroy the internal control circuitry. The input transient must not exceed 6V of the absolute maximum supply voltage even for a short duration.

#### **Output Filter Capacitor**

A low-ESR 150uF aluminum electrolytic or tantalum between  $V_{OUT}$  and GND is strongly recommended to meet the 330mV maximum droop requirement in the hub  $V_{BUS}$  (Per USB 2.0, output ports must have a minimum 120uF of low-ESR bulk capacitance per hub). Standard bypass methods should be used to minimize inductance and resistance between the bypass capacitor and the downstream connector to reduce EMI and decouple voltage droop caused when downstream cables are hot-insertion transients. Ferrite beads in series with  $V_{BUS}$ , the ground line and the 0.1uF bypass capacitors at the power connector pins are recommended for EMI and ESD protection. The bypass capacitor itself should have a low dissipation factor to allow decoupling at higher frequencies.

#### **Voltage Drop**

The USB specification states a minimum port-output voltage in two locations on the bus, 4.75V out of a Self-Powered Hub port and 4.40V out of a Bus-Powered Hub port. As with the Self-Powered Hub, all resistive voltage drops for

the Bus-Powered Hub must be accounted for to guarantee voltage regulation (see Figure 7-47 of Universal Serial Specification Revision 2.0).

The following calculation determines  $V_{OUT\ (MIN)}$  for multiple ports ( $N_{PORTS}$ ) ganged together through one switch (if using one switch per port,  $N_{PORTS}$  is equal to 1):

$$V_{OUT (MIN)} = 4.75V - [I_1 x (4 x R_{CONN} + 2 x R_{CABLE})] - (0.1A x N_{PORTS} x R_{SWITCH}) - V_{PCB}$$

Where

R<sub>CONN</sub> = Resistance of connector contacts

 $\label{eq:RCABLE} \mbox{(two contacts per connector)}$   $\mbox{R}_{\mbox{CABLE}} = \mbox{Resistance of upstream cable wires}$ 

(one 5V and one GND)

R<sub>SWITCH</sub> = Resistance of power switch

 $(90m\Omega \text{ typical for RT9715})$ 

V<sub>PCB</sub> = PCB voltage drop

The USB specification defines the maximum resistance per contact ( $R_{CONN}$ ) of the USB connector to be  $30 \text{m}\Omega$  and the drop across the PCB and switch to be 100 mV. This basically leaves two variables in the equation: the resistance of the switch and the resistance of the cable.

If the hub consumes the maximum current ( $I_I$ ) of 500mA, the maximum resistance of the cable is  $90m\Omega$ .

The resistance of the switch is defined as follows:

$$R_{SWITCH} = \{ 4.75V - 4.4V - [ 0.5A x ( 4 x 30m\Omega + 2 x 90m\Omega) ] - V_{PCB} \} \div ( 0.1A x N_{PORTS} )$$

$$= (200mV - V_{PCB}) \div ( 0.1A x N_{PORTS} )$$

If the voltage drop across the PCB is limited to 100mV, the maximum resistance for the switch is  $250m\Omega$  for four ports ganged together. The RT9715, with its maximum  $100m\Omega$  on-resistance over temperature, can fit the demand of this requirement.

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum operation junction temperature. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The

www.richtek.com DS9715-02 April 2009

maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature 100°C,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification of RT9715, where  $T_{J(MAX)}$  is the maximum junction temperature of the die (100°C) and  $T_A$  is the maximum ambient temperature. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For SOT-23-5 packages, the thermal resistance  $\theta_{JA}$  is 250°C/W on the standard JEDEC 51-3 single-layer thermal test board. And for SOP-8 and MSOP-8 packages, the thermal resistance  $\theta_{JA}$  is 160°C/W. The maximum power dissipation at  $T_A$  = 25°C can be calculated by following formula :

 $P_{D(MAX)} = (100^{\circ}C - 25^{\circ}C) / (250^{\circ}C/W) = 0.3W$  for SOT-23-5 packages

 $P_{D(MAX)} = (100^{\circ}C - 25^{\circ}C) / (160^{\circ}C/W) = 0.469W$  for SOP-8/MSOP-8 packages

 $P_{D(MAX)} = (100 ^{\circ}C - 25 ^{\circ}C) / (108 ^{\circ}C/W) = 0.694W$  for WDFN-8L 3x3 packages

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . For RT9715 packages, the Figure 2 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power allowed.



Figure 2. Derating Curves for RT9715 Package

DS9715-02 April 2009

#### **PCB Layout Guide**

In order to meet the voltage drop, droop, and EMI requirements, careful PCB layout is necessary. The following guidelines must be followed:

- ▶ Locate the ceramic bypass capacitors as close as possible to the VIN pins of the RT9715.
- Place a ground plane under all circuitry to lower both resistance and inductance and improve DC and transient performance (Use a separate ground and power plans if possible).
- ▶ Keep all V<sub>BUS</sub> traces as short as possible and use at least 50-mil, 2 ounce copper for all V<sub>BUS</sub> traces.
- Avoid vias as much as possible. If vias are necessary, make them as large as feasible.
- ▶ Place cuts in the ground plane between ports to help reduce the coupling of transients between ports.
- Locate the output capacitor and ferrite beads as close to the USB connectors as possible to lower impedance (mainly inductance) between the port and the capacitor and improve transient load performance.
- ▶ Locate the RT9715 as close as possible to the output port to limit switching noise.



11

www.richtek.com



# **Outline Dimension**



| Cumbal | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
| Symbol | Min          | Max           | Min                  | Max   |  |
| А      | 0.889        | 1.295         | 0.035                | 0.051 |  |
| A1     | 0.000        | 0.152         | 0.000                | 0.006 |  |
| В      | 1.397        | 1.803         | 0.055                | 0.071 |  |
| b      | 0.356        | 0.559         | 0.014                | 0.022 |  |
| С      | 2.591        | 2.997         | 0.102                | 0.118 |  |
| D      | 2.692        | 3.099         | 0.106                | 0.122 |  |
| е      | 0.838        | 1.041         | 0.033                | 0.041 |  |
| Н      | 0.080        | 0.254         | 0.003                | 0.010 |  |
| L      | 0.300        | 0.610         | 0.012                | 0.024 |  |

**SOT-23-5 Surface Mount Package** 





| Cumbal | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
| Symbol | Min          | Max           | Min                  | Max   |  |
| А      | 4.801        | 5.004         | 0.189                | 0.197 |  |
| В      | 3.810        | 3.988         | 0.150                | 0.157 |  |
| С      | 1.346        | 1.753         | 0.053                | 0.069 |  |
| D      | 0.330        | 0.508         | 0.013                | 0.020 |  |
| F      | 1.194        | 1.346         | 0.047                | 0.053 |  |
| Н      | 0.170        | 0.254         | 0.007                | 0.010 |  |
| I      | 0.050        | 0.254         | 0.002                | 0.010 |  |
| J      | 5.791        | 6.200         | 0.228                | 0.244 |  |
| М      | 0.400        | 1.270         | 0.016                | 0.050 |  |

8-Lead SOP Plastic Package





| Cymhal | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
| Symbol | Min          | Max           | Min                  | Max   |  |
| А      | 0.810        | 1.100         | 0.032                | 0.043 |  |
| A1     | 0.000        | 0.150         | 0.000                | 0.006 |  |
| A2     | 0.750        | 0.950         | 0.030                | 0.037 |  |
| b      | 0.220        | 0.380         | 0.009                | 0.015 |  |
| D      | 2.900        | 3.100         | 0.114                | 0.122 |  |
| е      | 0.650        |               | 0.026                |       |  |
| Е      | 4.800        | 5.000         | 0.189                | 0.197 |  |
| E1     | 2.900        | 3.100         | 0.114                | 0.122 |  |
| L      | 0.400        | 0.800         | 0.016                | 0.031 |  |

8-Lead MSOP Plastic Package







**DETAIL A** 

Pin #1 ID and Tie Bar Mark Options

Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated.

| Cumbal | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
| Symbol | Min          | Max           | Min                  | Max   |  |
| Α      | 0.700        | 0.800         | 0.028                | 0.031 |  |
| A1     | 0.000        | 0.050         | 0.000                | 0.002 |  |
| A3     | 0.175        | 0.250         | 0.007                | 0.010 |  |
| b      | 0.200        | 0.300         | 0.008                | 0.012 |  |
| D      | 2.950        | 3.050         | 0.116                | 0.120 |  |
| D2     | 2.100        | 2.350         | 0.083                | 0.093 |  |
| Е      | 2.950        | 3.050         | 0.116                | 0.120 |  |
| E2     | 1.350        | 1.600         | 0.053                | 0.063 |  |
| е      | 0.650        |               | 0.0                  | )26   |  |
| L      | 0.425        | 0.525         | 0.017                | 0.021 |  |

W-Type 8L DFN 3x3 Package

## **Richtek Technology Corporation**

Headquarter

5F, No. 20, Taiyuen Street, Chupei City

Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789 Fax: (8863)5526611

## **Richtek Technology Corporation**

Taipei Office (Marketing)

8F, No. 137, Lane 235, Paochiao Road, Hsintien City

Taipei County, Taiwan, R.O.C.

Tel: (8862)89191466 Fax: (8862)89191465

Email: marketing@richtek.com

Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.