



## **Applications**

· High performance servers, routers, and switches.

## **Features**

- Best-in-class, 80 PLUS certified "Platinum" efficiency
- Wide input voltage range: 90-264 VAC
- AC input with power factor correction
- Always-On 16.5W programmable standby output (3.3/5 V)
- Hot-plug capable
- · Parallel operation with active digital current sharing
- · Full digital controls for improved performance
- High density design: 25.6 W/in<sup>3</sup>
- Small form factor: 54.5 x 40.0 x 321.5 mm
- I<sup>2</sup>C communication interface for control, programming and monitoring with PSMI and PMBus™ protocol
- Overtemperature, output overvoltage and overcurrent protection
- 256 Bytes of EEPROM for user information
- 2 Status LEDs: AC OK and DC OK with fault signaling

## **Description**

The PFE1100-12-054NA is an 1100 watt AC to DC power-factor-corrected (PFC) power supply that converts standard AC mains power into a main output of 12 VDC for powering intermediate bus architectures (IBA) in high performance and reliability servers, routers, and network switches. The PFE1100-12-054NA meets international safety standards and displays the CE-Mark for the European Low Voltage Directive (LVD).

#### Content

| 1 ORDERING INFORMATION         | 2  |
|--------------------------------|----|
| 2 OVERVIEW                     |    |
| 3 ABSOLUTE MAXIMUM RATINGS     |    |
| 4 ENVIRONMENTAL AND MECHANICAL |    |
| 5 INPUT SPECIFICATIONS         |    |
| 5.1 INPUT FUSE                 |    |
| 5.2 INRUSH CURRENT             |    |
| 5.3 INPUT UNDER-VOLTAGE        |    |
| 5.4 POWER FACTOR CORRECTION    |    |
| 5.5 EFFICIENCY                 |    |
| 6 OUTPUT SPECIFICATIONS        |    |
| 6.1 OUTPUT RIPPLE VOLTAGE      |    |
| 7 PROTECTION                   |    |
| 7.1 OVERVOLTAGE PROTECTION     |    |
| 7.2 VSB UNDERVOLTAGE DETECTION |    |
| 7.3 CURRENT LIMITATION         |    |
| 8 MONITORING                   |    |
| 9 SIGNALING AND CONTROL        |    |
| 9.1 ELECTRICAL CHARACTERISTICS |    |
| 9.2 INTERFACING WITH SIGNALS   |    |
| 9.3 FRONT LED                  |    |
| 9.4 PRESENT_L                  |    |
| 9.5 PSKILL INPUT               |    |
| J.O I GIVILL IIVI O I          | 12 |

| 9.6 AC TURN-ON / DROP-OUTS / ACOK      | 12 |
|----------------------------------------|----|
| 9.7 PSON INPUT                         | 13 |
| 9.8 PWOK SIGNAL                        | 13 |
| 9.9 CURRENT SHARE                      | 13 |
| 9.10 SENSE INPUTS                      | 14 |
| 9.11 HOT-STANDBY OPERATION             | 14 |
| 9.12 I2C / SMBUS COMMUNICATION         | 15 |
| 9.13 ADDRESS/PROTOCOL SELECTION (APS). | 16 |
| 9.14 CONTROLLER AND EEPROM ACCESS      | 16 |
| 9.15 EEPROM PROTOCOL                   | 17 |
| 9.16 PSMI PROTOCOL                     |    |
| 9.17 PMBus™ PROTOCOL                   | 17 |
| 9.18 GRAPHICAL USER INTERFACE          | 18 |
| 10 TEMPERATURE AND FAN CONTROL         | 19 |
| 11 ELECTROMAGNETIC COMPATIBILITY       | 20 |
| 11.1 IMMUNITY                          | 20 |
| 11.2 EMISSION                          | 20 |
| 12 SAFETY / APPROVALS                  |    |
| 13 MECHANICAL                          | 22 |
| 13.1 DIMENSIONS                        |    |
| 13.2 CONNECTIONS                       |    |
| 14 ACCESSORIES                         | 24 |
|                                        |    |

#### 1 ORDERING INFORMATION

| PFE            | 1100        | •    | 12        | -    | 054   | N           | Α     |  |
|----------------|-------------|------|-----------|------|-------|-------------|-------|--|
| Product Family | Power Level | Dash | V1 Output | Dash | Width | Airflow     | Input |  |
| PFE Front-Ends | 1100W       |      | 12V       |      | 54mm  | N: normal   | A: AC |  |
|                |             |      |           |      |       | R: reversed | D: DC |  |

#### 2 OVERVIEW

The PFE1100-12-054NA AC-DC power supply is a fully DSP controlled, highly efficient front-end. It incorporates resonance-soft-switching technology and interleaved power trains to reduce component stresses, providing increased system reliability and very high efficiency. With a wide input operating voltage range and minimal linear derating of output power with input voltage and temperature, the PFE1100-12-054NA maximizes power availability in demanding server, switch, and router applications. The front-end is fan cooled and ideally suited for server integration with a matching airflow path.

The PFC stage is digitally controlled using a state-of-the-art digital signal processing algorithm to guarantee best efficiency and unity power factor over a wide operating range.

The DC-DC stage uses soft switching resonant techniques in conjunction with synchronous front-ends. An active OR-

ing device on the output ensures no reverse load current and renders the supply ideally suited for operation in redundant power systems.

The always On standby output with selectable voltage level (3.3/5V) provides power to external power distribution and management controllers. Its protection with an active ORing device provides for maximum reliability.

Status information is provided with front-panel LEDs. In addition, the power supply can be controlled and fan speed set via the I<sup>2</sup>C bus. It allows full monitoring of the supply, including input and output voltage, current, power, and inside temperatures.

Cooling is managed by a fan controlled by the DSP controller. The fan speed is adjusted automatically depending on the actual power demand and supply temperature and can be overridden through the I<sup>2</sup>C bus.



Figure 1: PFE1100-12-054NA Block Diagram



# **3 ABSOLUTE MAXIMUM RATINGS**

Stresses in excess of the absolute maximum ratings may cause performance degradation, adversely affect long-term reliability, and cause permanent damage to the supply.

| Par               | ameter                  | Conditions / Description | Min | Nom | Max | Unit |
|-------------------|-------------------------|--------------------------|-----|-----|-----|------|
| V <sub>i ma</sub> | xc Max continuous input | Continuous               |     |     | 264 | VAC  |

## **4 ENVIRONMENTAL AND MECHANICAL**

| Param          | eter                | Conditions / Description                                                            | Min | Nom   | Max | Unit |
|----------------|---------------------|-------------------------------------------------------------------------------------|-----|-------|-----|------|
| T <sub>A</sub> | Ambient temperature | V <sub>i min</sub> to V <sub>i max</sub> , I <sub>1 nom</sub> , I <sub>SB nom</sub> | 0   |       | +45 | °C   |
| $T_{Aext}$     | Extended temp range | Derated output (see Figure 20 and Figure 38)                                        | +45 |       | +65 | °C   |
| Ts             | Storage temperature | Non-operational                                                                     | -20 |       | +70 | °C   |
| Na             | Audible noise       | V <sub>i nom</sub> , 50% I <sub>o nom</sub> , T <sub>A</sub> = 25°C                 |     | 42    |     | dBA  |
|                |                     | Width                                                                               |     | 54.5  |     | mm   |
|                | Dimensions          | Height                                                                              |     | 40.0  |     | mm   |
|                |                     | Depth                                                                               |     | 321.5 |     | mm   |
| М              | Weight              |                                                                                     |     | 1.05  |     | kg   |

## **5 INPUT SPECIFICATIONS**

General Condition:  $T_A = 0...45$  °C unless otherwise noted.

| Param              | eter                                 | Conditions / Description                                                                                                     | Min  | Nom   | Max | Unit             |
|--------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------------------|
| $V_{\text{i nom}}$ | Nominal input voltage                |                                                                                                                              | 100  | 230   | 230 | VAC              |
| <b>V</b> i         | Input voltage ranges                 | Normal operating (V <sub>i min</sub> to V <sub>i max</sub> )                                                                 | 90   |       | 264 | VAC              |
| $V_{\rm ired}$     | Derated input voltage range          | See Figure 20 and Figure 38.                                                                                                 | 90   |       | 115 | VAC              |
| I <sub>i max</sub> | Max input current                    |                                                                                                                              |      |       | 13  | A <sub>rms</sub> |
| l <sub>ip</sub>    | Inrush Current Limitation            | $V_{i \text{ min}}$ to $V_{i \text{ max}}$ , 90°, $T_{NTC}$ = 25°C (see Figure 5)                                            |      |       | 40  | Ap               |
| F <sub>i</sub>     | Input frequency                      |                                                                                                                              | 47   | 50/60 | 64  | Hz               |
| PF                 | Power Factor                         | $V_{i \text{ nom}}$ , 50Hz, > 0.3 $I_{1 \text{ nom}}$                                                                        | 0.96 |       |     | W/VA             |
| $V_{\rm i\ on}$    | Turn-on input voltage <sup>1)</sup>  | Ramping up                                                                                                                   | 80   |       | 87  | VAC              |
| $V_{\text{i off}}$ | Turn-off input voltage <sup>1)</sup> | Ramping down                                                                                                                 | 75   |       | 85  | VAC              |
|                    |                                      | $V_{\text{i nom}}$ , 0.1· $I_{\text{x nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}}$ = 25 °C                                   |      | 90.3  |     |                  |
| n                  | Efficiency without fan               | $V_{\text{i nom}}$ , 0.2· $I_{\text{x nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}}$ = 25 °C                                   |      | 93.4  |     | <b>%</b>         |
| η                  | Linciency without fair               | $V_{\text{i nom}}$ , 0.5· $I_{\text{x nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}}$ = 25 °C                                   |      | 94.5  |     | /0               |
|                    |                                      | $V_{\text{i nom}}$ , $I_{\text{x nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25 \text{ °C}$                                |      | 93.8  |     |                  |
| $T_{hold}$         | Hold-up Time                         | After last AC zero point, $V_1 > 10.8 \text{ V}$ , $V_{SB}$ within regulation, $V_i = 230 \text{ VAC}$ , $P_{x \text{ nom}}$ | 12   |       |     | ms               |

<sup>&</sup>lt;sup>1)</sup> The Front-End is provided with a minimum hysteresis of 3 V during turn-on and turn-off within the ranges.

#### **5.1 INPUT FUSE**

16A input fuses (5 × 20 mm) in series with both the L- and N-line inside the power supply protect against severe defects. The fuses are not accessible from the outside and are therefore not serviceable parts.

#### **5.2 INRUSH CURRENT**

The AC-DC power supply exhibits an X-capacitance of only 3.2  $\mu F$ , resulting in a low and short peak current, when the supply is connected to the mains. The internal bulk capacitor will be charged through an NTC which will limit the inrush current.

**Note:** Do not repeat plug-in / out operations within a short time, or else the internal in-rush current limiting device (NTC) may not sufficiently cool down and excessive inrush current or component failure(s) may result.



Figure 2: Efficiency vs. load current (ratio metric loading)



Figure 4: PFC stability region

#### 5.3 INPUT UNDER-VOLTAGE

If the sinusoidal input voltage stays below the input undervoltage lockout threshold  $V_{\rm i}$  on, the supply will be inhibited. Once the input voltage returns within the normal operating range, the supply will return to normal operation again.

#### 5.4 POWER FACTOR CORRECTION

Power factor correction (PFC) is achieved by controlling the input current waveform synchronously with the input voltage. A fully digital controller is implemented giving outstanding PFC results over a wide input voltage and load ranges. The input current will follow the shape of the input voltage. If for instance the input voltage has a trapezoidal waveform, then the current will also show a trapezoidal waveform.



Figure 3: Power factor vs. load current



Figure 5: Inrush current, V<sub>in</sub> = 230Vac, 90° CH4: V<sub>in</sub> (200V/div), CH3: I<sub>in</sub> (20A/div)



In addition, the PFC circuit has a stability region to be observed when operating the power supply at high input current amplitudes. At a low source inductance (<150  $\mu$ H) the power supply will work stable up to its full maximum input current (13 Arms). If the source inductance is higher, the region with stable PFC operation is slightly reduced (as shown in Figure 4). The power supply will also work in the unstable region, but it may exhibit a slight current oscillation

#### 5.5 EFFICIENCY

The high efficiency (see Figure 2) is achieved by using state-of-the-art silicon power devices in conjunction with soft-transition topologies minimizing switching losses and a full digital control scheme. Synchronous rectifiers on the output reduce the losses in the high current output path. The rpm of the fan is digitally controlled to keep all components with an optimal operating temperature regardless of the ambient temperature and load conditions.

## **6 OUTPUT SPECIFICATIONS**

during the sinusoidal peak.

General Condition:  $T_a = 0 \dots +45$  °C unless otherwise noted.

| Parame                 | eter                     | Conditions / Description                                                                                            |                                                  | Min      | Nom  | Max       | Unit                 |
|------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------|------|-----------|----------------------|
| Main O                 | utput V₁                 |                                                                                                                     |                                                  |          |      |           |                      |
| $V_{1 \text{ nom}}$    | Nominal output voltage   | 0.5.1 7 -05.80                                                                                                      |                                                  |          | 12.0 |           | VDC                  |
| V <sub>1 set</sub>     | Output setpoint accuracy | $0.5 \cdot I_{1 \text{ nom}}, T_{\text{amb}} = 25  ^{\circ}\text{C}$                                                |                                                  | -0.5     |      | +0.5      | % V <sub>1 nom</sub> |
| $dV_{1 tot}$           | Total regulation         | $V_{i \min}$ to $V_{i \max}$ , 0 to 100% $I_{1}$                                                                    | nom, $T_{a  min  to}  T_{a  max}$                | -1       |      | +1        | % V <sub>1 nom</sub> |
| P <sub>1 nom</sub>     | Nominal output power     | V <sub>1</sub> = 12 VDC                                                                                             |                                                  |          | 1080 |           | W                    |
| I <sub>1 nom</sub>     | Nominal output current   | V <sub>1</sub> = 12 VDC                                                                                             |                                                  |          | 90.0 |           | ADC                  |
| V <sub>1 pp</sub>      | Output ripple voltage    | V <sub>1 nom</sub> , I <sub>1 nom</sub> , 20 MHz BW (                                                               | See chapter 6.1)                                 |          |      | 150       | mVpp                 |
| $dV_{1Load}$           | Load regulation          | $V_i = V_{i \text{ nom}}, 0 - 100 \% I_{1 \text{ nom}}$                                                             |                                                  |          | 60   |           | mV                   |
| $dV_{1  Line}$         | Line regulation          | $V_i = V_{i \text{ min}} V_{i \text{ max}}$                                                                         |                                                  |          | 0    |           | mV                   |
| I <sub>1 max</sub>     | Current limitation       | $V_i > 115 \text{ VAC}, T_a < 45 ^{\circ}\text{C}$<br>$V_i > 90 \text{ VAC}, T_a < 45 ^{\circ}\text{C}$             | V <sub>i</sub> > 115 VAC, T <sub>a</sub> < 45 °C |          |      | 100<br>78 | ADC                  |
| d/ <sub>share</sub>    | Current sharing          | Deviation from $I_{1 \text{ tot}} / N, I_{1} >$                                                                     | 10%                                              | 74<br>-3 |      | +3        | Α                    |
| $dV_{dyn}$             | Dynamic load regulation  | $\Delta I_1 = 50\% I_{1 \text{ nom}}, I_1 = 5 \dots 1$                                                              | 00% I <sub>1 nom</sub> ,                         | -0.6     |      | 0.6       | V                    |
| $T_{\rm rec}$          | Recovery time            | $dI_1/dt = 1 \text{ A/}\mu\text{s}$ , recovery w                                                                    | rithin 1% of V <sub>1 nom</sub>                  |          |      | 1         | ms                   |
| t <sub>AC V1</sub>     | Start-up time from AC    | $V_1$ = 10.8 VDC (see Figure                                                                                        | e 7)                                             |          |      | 2         | sec                  |
| t <sub>V1 rise</sub>   | Rise time                | V <sub>1</sub> = 1090% V <sub>1 nom</sub> (see                                                                      | Figure 8)                                        |          | 1    | 10        | ms                   |
| $C_{Load}$             | Capacitive loading       | T <sub>a</sub> = 25 °C                                                                                              |                                                  |          |      | 30000     | μF                   |
| Standb                 | y Output V <sub>SB</sub> |                                                                                                                     |                                                  |          |      |           |                      |
| $V_{\rm SB\ nom}$      | Nominal output voltage   |                                                                                                                     | VSB_SEL = 1                                      |          | 3.3  |           | VDC                  |
| <b>V</b> SB nom        | Nominal output voltage   | $0.5 \cdot I_{SB \text{ nom}}, T_{amb} = 25 \text{ °C}$                                                             | VSB_SEL = 0                                      |          | 5.0  |           | VDC                  |
| $V_{\mathrm{SB  set}}$ | Output setpoint accuracy |                                                                                                                     | VSB_SEL = 0 / 1                                  | -0.5     |      | +0.5      | % V <sub>1 nom</sub> |
| $dV_{\rm SB\ tot}$     | Total regulation         | V <sub>i min</sub> to V <sub>i max</sub> , 0 to 100% I <sub>SB nom</sub> , T <sub>a min to</sub> T <sub>a max</sub> |                                                  | -1       |      | +1        | % V <sub>SBnom</sub> |
| $P_{\mathrm{SB\ nom}}$ | Nominal output power     | VSB_SEL = 0 / 1                                                                                                     |                                                  |          | 16.5 |           | W                    |
| l                      | Nominal output current   | V <sub>SB</sub> = 3.3 VDC                                                                                           |                                                  |          | 5    |           | ADC                  |
| I <sub>SB nom</sub>    | Nominal output current   | $V_{SB} = 5.0 \text{ VDC}$                                                                                          |                                                  |          | 3.3  |           | ADC                  |



| Parame              | Parameter Conditions / Description     |                                                             | Min                              | Nom  | Max | Unit  |              |
|---------------------|----------------------------------------|-------------------------------------------------------------|----------------------------------|------|-----|-------|--------------|
| Standb              | Standby Output V <sub>SB</sub> (Cont.) |                                                             |                                  |      |     |       |              |
| V <sub>SB pp</sub>  | Output ripple voltage                  | V <sub>SB nom</sub> , I <sub>SB nom</sub> , 20 MHz BV       |                                  |      | 100 | mVpp  |              |
| $dV_{\mathtt{SB}}$  | Droop                                  | 0 - 100 % / <sub>SB nom</sub>                               | VSB_SEL = 1                      |      | 67  |       | mV           |
| u v <sub>SB</sub>   | Droop                                  | 0 - 100 /0 ISB nom                                          | VSB_SEL = 0                      |      | 44  |       | mV           |
| l                   | Current limitation                     | VSB_SEL = 1                                                 | VSB_SEL = 1                      |      |     | 6     | ADC          |
| I <sub>SB max</sub> | Current illilitation                   | VSB_SEL = 0                                                 |                                  | 3.45 |     | 4.3   | ADC          |
| $dV_{SBdyn}$        | Dynamic load regulation                | $\Delta I_{SB} = 50\% I_{SB \text{ nom}}, I_{SB} = 5$       | 100% I <sub>SB nom</sub> ,       | -3   |     | 3     | $%V_{SBnom}$ |
| $T_{rec}$           | Recovery time                          | $dI_0/dt = 0.5 \text{ A/}\mu\text{s}$ , recovery            | within 1% of $V_{1 \text{ nom}}$ |      |     | 250   | μs           |
| t <sub>AC VSB</sub> | Start-up time from AC                  | $V_{\rm SB}$ = 90% $V_{\rm SB\ nom}$ (see Fig               | gure 24)                         |      |     | 2     | sec          |
| $t_{ m VSB\ rise}$  | Rise time                              | V <sub>SB</sub> = 1090% V <sub>SB nom</sub> (see Figure 24) |                                  |      | 4   | 20    | ms           |
| $C_{Load}$          | Capacitive loading                     | <i>T</i> <sub>amb</sub> = 25 °C                             |                                  |      |     | 10000 | μF           |

#### **6.1 OUTPUT RIPPLE VOLTAGE**

The internal output capacitance at the power supply output (behind oring element) is minimized to prevent disturbances during hot plug. In order to provide low output ripple voltage in the application, external capacitors should be added close to the power supply output.



Figure 6: Output ripple test setup

The setup of Figure 6 has been used to evaluate suitable capacitor types. The capacitor combinations of Table 1 and Table 2 should be used to reduce the output ripple voltage. The ripple voltage is measured with 20MHz BWL, close to the external capacitors.

**Note:** Care must be taken when using ceramic capacitors with a total capacitance of  $1\mu F$  to  $50\mu F$  on output V1, due to their high quality factor the output ripple voltage may be increased in certain frequency ranges due to resonance effects.

Table 1: Suitable capacitors for  $V_1$ 

| External capacitor V1                   | dV1max | Unit |
|-----------------------------------------|--------|------|
| 2Pcs 47µF/16V/X5R/1210                  | 150    | mVpp |
| 1Pcs 1000μF/16V/Low ESR Aluminum/ø10x20 | 150    | mVpp |
| 1Pcs 270µF/16V/Conductive Polymer/ø8x12 | 120    | mVpp |
| 2Pcs 47µF/16V/X5R/1210 plus             | 60     | mVpp |
| 1Pcs 270µF Conductive Polymer OR        |        |      |
| 1Pcs 1000µF Low ESR AlCap               |        |      |

The output ripple voltage on VSB is influenced by the main output V1. Evaluating VSB output ripple must be done when maximum load is applied to V1.

Table 2: Suitable capacitors for  $V_{SB}$ 

| External capacitor VSB  | dV1max | Unit |
|-------------------------|--------|------|
| 1Pcs 10µ/16V/X5R/1206   | 100    | mVpp |
| 2Pcs 10µ/16V/X5R/1206   | 60     | mVpp |
| 1Pcs 47µF/16V/X5R/1210  | 50     | mVpp |
| 2Pcs 100µ/6.3V/X5R/1206 | 35     | mVpp |





Figure 7: Turn-On AC Line 230 VAC, full load (200 ms/div) CH1: V<sub>1</sub> (2 V/div) CH2: V<sub>SB</sub> (2 V/div) CH3: Vin (200 V/div)



Figure 9: Turn-Off AC Line 230 VAC, full load (20 ms/div) CH1: V<sub>1</sub> (2 V/div) CH2: V<sub>SB</sub> (2 V/div) CH3: Vin (200 V/div)



Figure 11: Short circuit on V1 (50 ms/div) CH1: V<sub>1</sub> (2 V/div) CH2: V<sub>SB</sub> (1 V/div) CH3: I<sub>1</sub> (200 A/div)



Figure 8: Turn-On AC Line 230 VAC, full load (5 ms/div) CH1: V<sub>1</sub> (2 V/div) CH2: V<sub>SB</sub> (2 V/div) CH3: Vin (200 V/div)



Figure 10: Short circuit on V1 (500 µs/Div) CH1: V<sub>1</sub> (2 V/div) CH2: V<sub>SB</sub> (1 V/div) CH3: I<sub>1</sub> (200 A/div)



Figure 12: AC drop out 10ms (10 ms/div) CH2: V<sub>SB</sub> (1 V/div) CH1: V<sub>1</sub> (2 V/div) CH4: V<sub>in</sub> (200 V/div)



Figure 13: AC drop out 20 ms (10 ms/div)  $CH1: V_1 (5 \text{ V/div})$   $CH2: V_{SB} (2 \text{ V/div})$   $CH4: V_{in} (200 \text{ V/div})$ 



Figure 15: Load transient  $V_1$ , 5 to 50 A (500  $\mu$ s/div) CH2:  $V_1$  (200 mV/div) CH4:  $I_1$  (20 A/div)



Figure 17: Load transient V<sub>1</sub>, 40 to 85 (500  $\mu$ s/div) CH2: V<sub>1</sub> (200 mV/div) CH4: I<sub>1</sub> (20 A/div)



Figure 14: AC drop out 20 ms (200 ms/div), V<sub>1</sub> restart after 1 sec

CH1: V<sub>1</sub> (5 V/div) CH2: V<sub>SB</sub> (2 V/div) CH4: I<sub>1</sub> (200 V/div)



Figure 16: Load transient  $V_1$ , 50 to 5 A (500  $\mu$ s/div) CH2:  $V_1$  (200 mV/div) CH4:  $I_1$  (20 A/div)



Figure 18: Load transient  $V_1$ , 85 to 40 A (500  $\mu$ s/div) CH2:  $V_1$  (200 mV/div) CH4:  $I_1$  (20 A/div)



#### **7 PROTECTION**

| Parame                 | eter                                     | Conditions / Description                                     | Min  | Nom | Max  | Unit              |
|------------------------|------------------------------------------|--------------------------------------------------------------|------|-----|------|-------------------|
| F                      | Input fuses (L+N)                        | Not user accessible, time lag characteristic                 |      | 16  |      | Α                 |
| V <sub>1 OV</sub>      | OV threshold V <sub>1</sub>              |                                                              | 13.3 |     | 14.5 | VDC               |
| t <sub>OV V1</sub>     | OV latch off time V <sub>1</sub>         |                                                              |      |     | 1    | ms                |
| V <sub>SB OV</sub>     | OV threshold V <sub>SB</sub>             |                                                              | 115  |     | 125  | % V <sub>SB</sub> |
| t <sub>OV VSB</sub>    | OV latch off time V <sub>SB</sub>        |                                                              |      |     | 1    | ms                |
| L                      | Current limit V <sub>1</sub>             | V <sub>i</sub> > 115 VAC, T <sub>a</sub> < 45 °C             | 95   |     | 100  | Α                 |
| I <sub>V1 lim</sub>    |                                          | $V_i > 90 \text{ VAC}, T_a < 45 ^{\circ}\text{C}$            | 74   |     | 78   | _ ^               |
| I <sub>V1 SC</sub>     | Max short circuit current V <sub>1</sub> | V <sub>1</sub> < 3 V                                         |      |     | 110  | Α                 |
| t <sub>V1 SC</sub>     | Short circuit regulation time            | $V_1 < 3$ V, time until $I_{V1}$ is limited to $< I_{V1 sc}$ |      |     | 2    | ms                |
| t <sub>V1 SC off</sub> | Short circuit latch off time             | Time to latch off when in short circuit                      |      |     | 200  | ms                |
| T <sub>SD</sub>        | Over temperature on heat sinks           | Automatic shut-down                                          |      | 115 |      | °C                |

#### 7.1 OVERVOLTAGE PROTECTION

The PFE front-ends provide a fixed threshold overvoltage (OV) protection implemented with a HW comparator. Once an OV condition has been triggered, the supply will shut down and latch the fault condition. The latch can be unlocked by disconnecting the supply from the AC mains or by toggling the PSON input.

#### 7.2 VSB UNDERVOLTAGE DETECTION

Both main and standby outputs are monitored. LED and PWOK pin signal if output voltage exceeds  $\pm 5\%$  of its nominal voltage.

Output undervoltage protection is provided on the standby output only. When  $V_{SB}$  falls below 75% of its nominal voltage, the main output  $V_1$  is inhibited.

#### 7.3 CURRENT LIMITATION

**Main Output:** The main output exhibits a substantially rectangular output characteristic. If it runs in current limitation and its voltage drops below ~10.0 VDC for more than 200 ms, the output will latch off (standby remains on, software current limit triggers).



Figure 19: Current limitation on  $V_1$  ( $V_i = 230 \text{ VAC}$ )

A second current limitation circuit on V1 will immediately switch off the main output if the output current increases beyond the peak current trip point. The supply will re-start 4 ms later with a soft start, if the short circuit persists  $(V_1 < 10.0 \text{V for} > 200 \text{ ms})$  the output will latch off; otherwise it continuous to operate (hardware current limit triggers).

The latch can be unlocked by disconnecting the supply from the AC mains or by toggling the PSON input.

The main output current limitation will decrease if the ambient (inlet) temperature increases beyond 45 °C or if the AC input voltage is too low (see Figure 20). Note that the actual current limitation on V1 will kick in at a current level approximately 6A higher than what is shown in Figure 20 (see also TEMPERATURE AND FAN CONTROL on page 19 for additional information).



Figure 20: Derating on V<sub>1</sub> vs. V<sub>i</sub> and T<sub>a</sub>

**Standby Output**: The standby output exhibits a substantially rectangular output characteristic down to 0V (no hiccup mode / latch off) If it runs in current limitation and its output voltage drops below the UV threshold, then the main output will be inhibited (standby remains on). The current limitation of the standby output is independent of the AC input voltage and temperature (no derating).



Figure 21: Current limitation on V<sub>SB</sub>

## **8 MONITORING**

| Parame               | eter                | Conditions / Description              | Min  | Nom | Max  | Unit             |
|----------------------|---------------------|---------------------------------------|------|-----|------|------------------|
| $V_{i  mon}$         | Input RMS voltage   | $V_{i \min} \le V_i \le V_{i \max}$   | -2   |     | +2   | %                |
| I.                   | Input RMS current   | $I_{\rm i} > 4~{\rm A}_{\rm rms}$     | -5   |     | +5   | %                |
| <b>I</b> i mon       | Input Kivio current | $I_i \le 4 \text{ A}_{rms}$           | -0.2 |     | +0.2 | A <sub>rms</sub> |
| P <sub>i mon</sub>   | True input nower    | P <sub>i</sub> > 100 W                | -5   |     | +5   | %                |
| <b>r</b> i mon       | True input power    | $P_i \le 100 \text{ W}$               | -5   |     | +5   | W                |
| $V_{1  \text{mon}}$  | V1 voltage          |                                       | -2   |     | +2   | %                |
| I.                   | V1 current          | I1 > 10 A                             | -2   |     | +2   | %                |
| I <sub>1 mon</sub>   |                     | I1 ≤ 10 A                             | -0.2 |     | +0.2 | Α                |
| P <sub>o nom</sub>   | Total autaut nawar  | Po > 120 W                            | -4   |     | +4   | %                |
| <b>r</b> o nom       | Total output power  | Po ≤ 120 W                            | -4.5 |     | +4.5 | W                |
| $V_{\mathrm{SBmon}}$ | Standby voltage     |                                       | -0.1 |     | +0.1 | V                |
| I <sub>SB mon</sub>  | Standby current     | I <sub>SB</sub> ≤ I <sub>SB nom</sub> | -0.2 |     | +0.2 | Α                |

See chapter 9.12 to 9.17 and PFE Programming Manual BCA.00006 for further information on communication interface.



## 9 SIGNALING AND CONTROL

#### 9.1 ELECTRICAL CHARACTERISTICS

| Parameter                   |                                               | Conditions / Description | Min  | Nom  | Max | Unit |  |  |
|-----------------------------|-----------------------------------------------|--------------------------|------|------|-----|------|--|--|
| PSKILL / PSON               | PSKILL / PSON / VSB_SEL / HOTSTANDBYEN inputs |                          |      |      |     |      |  |  |
| $V_{IL}$                    | Input low level voltage                       |                          | -0.2 |      | 0.8 | V    |  |  |
| $V_{IH}$                    | Input high level voltage                      |                          | 2.4  |      | 3.5 | V    |  |  |
| I <sub>IL, H</sub>          | Maximum input sink or source current          |                          | 0    |      | 1   | mA   |  |  |
| R <sub>puPSKILL</sub>       | Internal pull up resistor on PSKILL           |                          |      | 100  |     | kΩ   |  |  |
| $R_{puPSON}$                | Internal pull up resistor on PSON             |                          |      | 10   |     | kΩ   |  |  |
| $R_{puVSB\_SEL}$            | Internal pull up resistor on VSB_SEL          |                          |      | 10   |     | kΩ   |  |  |
| R <sub>puHOTSTANDBYEN</sub> | Internal pull up resistor on HOTSTANDBYEN     |                          |      | 10   |     | kΩ   |  |  |
| R <sub>LOW</sub>            | Resistance pin to SGND for low level          |                          | 0    |      | 1   | kΩ   |  |  |
| R <sub>HIGH</sub>           | Resistance pin to SGND for high level         |                          | 50   |      |     | kΩ   |  |  |
| PWOK output                 |                                               |                          |      |      |     |      |  |  |
| $V_{OL}$                    | Output low level voltage                      | Isink < 4mA              | 0    |      | 0.4 | V    |  |  |
| $V_{OH}$                    | Output high level voltage                     | Isource < 0.5mA          | 2.6  |      | 3.5 | V    |  |  |
| $R_{puPWOK}$                | Internal pull up resistor on PWOK             |                          |      | 1    |     | kΩ   |  |  |
| ACOK output                 |                                               |                          |      |      |     |      |  |  |
| $V_{OL}$                    | Output low level voltage                      | Isink < 2mA              | 0    |      | 0.4 | V    |  |  |
| $V_{OH}$                    | Output high level voltage                     | Isource < 50µA           | 2.6  |      | 3.5 | V    |  |  |
| R <sub>puACOK</sub>         | Internal pull up resistor on ACOK             |                          |      | 10   |     | kΩ   |  |  |
| SMB_ALERT output            |                                               |                          |      |      |     |      |  |  |
| V <sub>ext</sub>            | Maximum external pull up voltage              |                          |      |      | 12  | V    |  |  |
| $V_{OL}$                    | Output low level voltage                      | Isource < 4mA            | 0    |      | 0.4 | V    |  |  |
| I <sub>OH</sub>             | Maximum high level leakage current            |                          |      |      | 10  | μA   |  |  |
| R <sub>puSMB_ALERT</sub>    | Internal pull up resistor on SMB_ALERT        |                          |      | None |     | kΩ   |  |  |

#### 9.2 INTERFACING WITH SIGNALS

All signal pins have protection diodes implemented to protect internal circuits. When the power supply is not powered, the protection devices start clamping at signal pin voltages exceeding  $\pm 0.5$ V. Therefore all input signals should be driven only by an open collector/drain to prevent back feeding inputs when the power supply is switched off.

If interconnecting of signal pins of several power supplies is required, then this should be done by decoupling with small signal schottky diodes as shown in examples in Figure 22 (except for SMB\_ALERT, ISHARE and I<sup>2</sup>C pins). This will ensure the pin voltage is not affected by an unpowered power supply.

SMB\_ALERT pins can be interconnected without decoupling diodes, since these pins have no internal pull up resistor and use a 15V zener diode as protection device against positive voltage on pins.

ISHARE pins must be interconnected without any additional components. This in-/output also has a 15V zener diode as a protection device and is disconnected from internal circuits when the power supply is switched off.





Figure 22: Interconnection of signal pins

#### 9.3 FRONT LED

Table 3: LED Status

| Operating Condition                                               | LED Signaling               |
|-------------------------------------------------------------------|-----------------------------|
| AC LED                                                            |                             |
| AC Line within range                                              | Solid Green                 |
| AC Line UV condition                                              | Off                         |
| DC LED 1)                                                         |                             |
| PSON High                                                         | Blinking Yellow (1:1)       |
| Hot-Standby Mode                                                  | Blinking Yellow/Green (1:2) |
| V <sub>1</sub> or V <sub>SB</sub> out of regulation               |                             |
| Over temperature shutdown                                         |                             |
| Output over voltage shutdown (V <sub>1</sub> or V <sub>SB</sub> ) | Solid Yellow                |
| Output over current shutdown (V <sub>1</sub> or V <sub>SB</sub> ) |                             |
| Fan error (>15%)                                                  |                             |
| Over temperature warning                                          | Blinking Yellow/Green (2:1) |
| Minor fan regulation error (>5%, <15%)                            | Blinking Yellow/Green (1:1) |

<sup>1)</sup> The order of the criteria in the table corresponds to the testing precedence in the controller

The front-end has 2 front LEDs showing the status of the supply. LED number one is green and indicates AC power is on or off, while LED number two is bi-colored: green and yellow, and indicates DC power presence or fault situations. For the position of the LEDs see Figure 42.

#### 9.4 PRESENT L

This signaling pin is recessed within the connector and will contact only once all other connector contacts are closed. This pin is used to indicate to a power distribution unit controller that a supply is plugged in. The maximum current on PRESENT\_L pin should not exceed 10mA.



Figure 23: PRESENT\_L signal pin

# 9.5 PSKILL INPUT

The PSKILL input is located on a recessed pin on the connector, and is used to enable the main output only when power supply is fully seated on the power distribution unit. This pin should be connected to SGND in the power distribution unit. The standby output will remain on regardless of the PSKILL input state.

#### 9.6 AC TURN-ON / DROP-OUTS / ACOK

The power supply will automatically turn-on when connected to the AC line under the condition that the PSON signal is pulled low and the AC line is within range. The timing diagram is shown in Figure 24 and referenced in Table 4.

Table 4: AC Turn-on / Dip Timing

| Operating             | Operating Condition                     |      | Max  | Unit |
|-----------------------|-----------------------------------------|------|------|------|
| tac vsb               | AC Line to 90% V <sub>VSB</sub>         |      | 2    | sec  |
| t <sub>AC V1</sub>    | AC Line to 90% V <sub>1</sub>           |      | 2    | sec  |
| tACOK on1             | ACOK signal on delay (start-up)         |      | 2000 | ms   |
| tACOK on2             | ACOK signal on delay (dips)             |      | 100  | ms   |
| tACOK off             | ACOK signal off delay                   |      | 5    | ms   |
| tVSB V1 del           | V <sub>SB</sub> to V <sub>1</sub> delay | 10   | 500  | ms   |
| t√1 holdup            | Effective V <sub>1</sub> holdup time    | 12   |      | ms   |
| tvsB holdup           | Effective V <sub>SB</sub> holdup time   | 20   |      | ms   |
| t <sub>ACOK V1</sub>  | ACOK to V <sub>1</sub> holdup           | 7    |      | ms   |
| t <sub>ACOK VSB</sub> | ACOK to V <sub>SB</sub> holdup          | 15   |      | ms   |
| t <sub>V1 off</sub>   | Minimum $V_1$ off time                  | 1000 | 1200 | ms   |
| tVSB off              | Minimum V <sub>SB</sub> off time        | 1000 | 1200 | ms   |



Figure 24: AC turn-on timing



Figure 25: AC short dips



Figure 26: AC long dips

#### 9.7 PSON INPUT

The PSON is an internally pulled-up (3.3V) input signal to enable / disable the main output  $V_1$  of the front-end. The pin is also used to clear any latched fault condition. The timing diagram is given in Figure 27 and the table below.

Table 5: PSON timing

| Operating Condition     |                                    | Min | Max | Unit |
|-------------------------|------------------------------------|-----|-----|------|
| t <sub>PSON V1on</sub>  | PSON to V <sub>1</sub> delay (on)  | 2   | 20  | ms   |
| t <sub>PSON V1off</sub> | PSON to V <sub>1</sub> delay (off) | 2   | 20  | ms   |
| t <sub>PSON H min</sub> | PSON minimum High time             | 10  |     | ms   |



Figure 27: PSON turn-on/off timing

#### 9.8 PWOK SIGNAL

The PWOK is an open drain output with an internal pull-up to 3.3V indicating whether both  $V_{\rm SB}$  and  $V_{\rm 1}$  outputs are within regulation. The timing diagram is shown in Figure 24/Figure 27 and referenced in the following table .

Table 6: PWOK timing

| Operating             | Operating Condition                           |     | Max | Unit |
|-----------------------|-----------------------------------------------|-----|-----|------|
| t <sub>PWOK del</sub> | PWOK to V <sub>1</sub> delay (on)             | 100 | 500 | ms   |
|                       | PWOK to V <sub>1</sub> delay (off) caused by: |     |     |      |
|                       | PSKILL                                        | 0   | 1   | ms   |
|                       | PSON, ACOK, OT, Fan Failure                   | 1   | 2.5 | ms   |
| tpwok warn*)          | UV and OV on VSB                              | 1   | 30  | ms   |
|                       | OC on V1 (Software trigger)                   | -11 | 0   | ms   |
|                       | OC on V1 (Hardware trigger)                   | -1  | 0   | ms   |
|                       | OV on V1                                      | -3  | 0   | ms   |

<sup>\*)</sup> A positive value means a warning time, a negative value a delay (after fact).

#### 9.9 CURRENT SHARE

The PFE front-ends have an active current share scheme implemented for  $V_1$ . All the CS current share pins need to be interconnected in order to activate the sharing function. If a supply has an internal fault or is not turned on, it will disconnect its CS pin from the share bus. This will prevent dragging the output down (or up) in such cases.

The current share function uses a digital bi-directional data exchange on a recessive bus configuration to transmit and receive current share information. The controller implements a Master/Slave current share function. The power supply providing the largest current among the group is automatically the Master. The other supplies will

operate as Slaves and increase their output current to a value close to the Master by slightly increasing their output voltage. The voltage increase is limited to +250 mV.

The standby output uses a passive current share method (droop output voltage characteristic).

#### 9.10 SENSE INPUTS

Both main and standby outputs have sense lines implemented to compensate for voltage drop on load wires. The maximum allowed voltage drop is 200mV on the positive rail and 100mV on the PGND rail.

With open sense inputs the main output voltage will rise by 270mV and the standby output by 50mV. Therefore if not used, these inputs should be connected to the power output and PGND close to the power supply connector. The sense inputs are protected against short circuit. In this case the power supply will shut down.

#### 9.11 HOT-STANDBY OPERATION

The hot-standby operation is an operating mode allowing to further increase efficiency at light load conditions in a redundant power supply system. Under specific conditions one of the power supplies is allowed to disable its DC/DC stage. This will save the power losses associated with this power supply and at the same time the other power supply will operate in a load range having a better efficiency. In order to enable the hot standby operation, the HOTSTANDBYEN and the CS pins need to be interconnected. A power supply will only be allowed to enter the hot-standby mode, when the HOTSTANDBYEN pin is high, the load current is low (see Figure 28) and the supply was allowed to enter the hot-standby mode by the system controller via the appropriate I2C command (by default disabled). The system controller needs to ensure that only one of the power supplies is allowed to enter the hotstandby mode.

If a power supply is in a fault condition, it will pull low its HOTSTANDBYEN pin which indicates to the other power supply that it is not allowed to enter the hot-standby mode or that it needs to return to normal operation should it already have been in the hot-standby mode.

**Note**: The system controller needs to ensure that only one of the power supplies is allowed to enter the hot-standby mode!



Figure 28: Hot-standby enable/disable current thresholds

Figure 29 shows the achievable power loss savings when using the hot-standby mode operation. A total power loss reduction of 45% is achievable.



Figure 29: PSU power losses with/without hot-standby mode

In order to prevent voltage dips when the active power supply is unplugged while the other is in hot-standby mode, it is strongly recommended to add the external circuit as shown in Figure 30. If the PRESENT\_L pin status needs also to be read by the system controller, it is recommended to exchange the bipolar transistors with small signal MOS transistors or with digital transistors.



Figure 30: Recommended hot-standby configuration



#### 9.12 I2C / SMBUS COMMUNICATION

The interface driver in the PFE supply is referenced to the V1 Return. The PFE supply is a communication Slave device only; it never initiates messages on the I<sup>2</sup>C/SMBus by itself. The communication bus voltage and timing is defined in Table 7 further characterized through:

- There are no internal pull-up resistors
- The SDA/SCL IOs are 3.3/5V tolerant
- Full SMBus clock speed of 100 kbps
- Clock stretching limited to 1 ms
- SCL low time-out of >25 ms with recovery within 10 ms
- Recognizes any time Start/Stop bus conditions

The SMB\_ALERT signal indicates that the power supply is experiencing a problem that the system agent should investigate. This is a logical OR of the Shutdown and Warning events. The power supply responds to a read command on the general SMB\_ALERT call address 25(0x19) by sending its status register.



Figure 31: Physical layer of communication interface

Communication to the DSP or the EEPROM will be possible as long as the input AC voltage is provided. If no AC is present, communication to the unit is possible as long as it is connected to a life V1 output (provided e.g. by the redundant unit). If only VSB is provided, communication is not possible.

Table 7: I2C / SMBus Specification

| Par                   | Description                          | Condition                    | Min                               | Max                                  | Unit |
|-----------------------|--------------------------------------|------------------------------|-----------------------------------|--------------------------------------|------|
| $V_{iL}$              | Input low voltage                    |                              | -0.5                              | 1.0                                  | V    |
| $V_{iH}$              | Input high voltage                   |                              | 2.3                               | 5.5                                  | V    |
| $V_{hys}$             | Input hysteresis                     |                              | 0.15                              |                                      | V    |
| $V_{oL}$              | Output low voltage                   | 3 mA sink current            | 0                                 | 0.4                                  | V    |
| $t_{r}$               | Rise time for SDA and SCL            |                              | 20+0.1C <sub>b</sub> <sup>1</sup> | 300                                  | Ns   |
| $t_{\sf of}$          | Output fall time ViHmin → ViLmax     | 10 pF < $C_{b}^{1}$ < 400 pF | 20+0.1C <sub>b</sub> <sup>1</sup> | 250                                  | Ns   |
| <i>I</i> <sub>i</sub> | Input current SCL/SDA                | 0.1VDD < Vi < 0.9VDD         | -10                               | 10                                   | μΑ   |
| Ci                    | Capacitance for each SCL/SDA         |                              |                                   | 10                                   | pF   |
| $f_{ m SCL}$          | SCL clock frequency                  |                              | 0                                 | 100                                  | kHz  |
| $R_{pu}$              | External pull-up resistor            | f <sub>SCL</sub> ≤ 100 kHz   |                                   | 1000ns / C <sub>b</sub> <sup>1</sup> | Ω    |
| thdsta                | Hold time (repeated) START           | f <sub>SCL</sub> ≤ 100 kHz   | 4.0                               |                                      | μs   |
| $t_{LOW}$             | Low period of the SCL clock          | f <sub>SCL</sub> ≤ 100 kHz   | 4.7                               |                                      | μs   |
| $t_{\sf HIGH}$        | High period of the SCL clock         | f <sub>SCL</sub> ≤ 100 kHz   | 4.0                               |                                      | μs   |
| tsusta                | Setup time for a repeated START      | f <sub>SCL</sub> ≤ 100 kHz   | 4.7                               |                                      | μs   |
| $t_{HDDAT}$           | Data hold time                       | f <sub>SCL</sub> ≤ 100 kHz   | 0                                 | 3.45                                 | μs   |
| $t_{	extsf{SUDAT}}$   | Data setup time                      | f <sub>SCL</sub> ≤ 100 kHz   | 250                               |                                      | ns   |
| t <sub>SUSTO</sub>    | Setup time for STOP condition        | f <sub>SCL</sub> ≤ 100 kHz   | 4.0                               |                                      | μs   |
| t <sub>BUF</sub>      | Bus free time between STOP and START | f <sub>SCL</sub> ≤ 100 kHz   | 4.7                               |                                      | μs   |

<sup>&</sup>lt;sup>1</sup> C<sub>b</sub> = capacitance of one bus line in pF, typically in the range 10 pF ... 400 pF



Figure 32: I<sup>2</sup>C / SMBus Timing

## 9.13 ADDRESS/PROTOCOL SELECTION (APS)

The APS pin provides the possibility to select the communication protocol and address by connecting a resistor to V1 return (0V). A fixed addressing offset exists between the Controller and the EEPROM.

#### Note

- If the APS pin is left open, the supply will operate with the PSMI protocol at controller / EEPROM addresses 0xB6 / 0xA6
- The ASP pin is only read at start-up of the power supply.
   Therefore it is not possible to change the communication protocol and address dynamically.

Table 8: Address and protocol encoding

| R <sub>APS</sub> (Ω) <sup>1)</sup> | Protocol | I2C Address 2) |        |  |
|------------------------------------|----------|----------------|--------|--|
| NAPS (12) 17                       | FIOLOGOI | Controller     | EEPROM |  |
| 820                                |          | 0xB0           | 0xA0   |  |
| 2700                               | PMBus™   | 0xB2           | 0xA2   |  |
| 5600                               | PIVIBUS  | 0xB4           | 0xA4   |  |
| 8200                               |          | 0xB6           | 0xA6   |  |
| 15000                              |          | 0xB0           | 0xA0   |  |
| 27000                              | DCMI     | 0xB2           | 0xA2   |  |
| 56000                              | PSMI     | 0xB4           | 0xA4   |  |
| 180000                             |          | 0xB6           | 0xA6   |  |

<sup>1)</sup> E12 resistor values, use max 5% resistors, see also Figure 33.

<sup>2)</sup> The LSB of the address byte is the R/W bit.



Figure 33: I<sup>2</sup>C address and protocol setting

#### 9.14 CONTROLLER AND EEPROM ACCESS

The controller and the EEPROM in the power supply share the same I²C bus physical layer (see Figure 34). An I²C driver device assures logic level shifting (3.3 / 5V) and a glitch-free clock stretching. The driver also pulls the SDA/SCL line to nearly 0V when driven low by the DSP or the EEPROM providing maximum flexibility when additional external bus repeaters are needed. Such repeaters usually encode the low state with different voltage levels depending on the transmission direction.

The DSP will automatically set the I<sup>2</sup>C address of the EEPROM with the necessary offset when its own address is changed / set. In order to write to the EEPROM, first the write protection needs to be disabled by sending the appropriate command to the DSP. By default the write protection is on.

The EEPROM provides 256 bytes of user memory. None of the bytes are used for the operation of the power supply.



Figure 34: I2C Bus to DSP and EEPROM



#### 9.15 EEPROM PROTOCOL

The EEPROM follows the industry communication protocols used for this type of device. Even though page write / read commands are defined, it is recommended to use the single byte write / read commands.

#### WRITE

The write command follows the SMBus 1.1 Write Byte protocol. After the device address with the write bit cleared a first byte with the data address to write to is sent followed by the data byte and the STOP condition. A new START condition on the bus should only occur after 5ms of the last STOP condition to allow the EEPROM to write the data into its memory.



#### READ

The read command follows the SMBus 1.1 Read Byte protocol. After the device address with the write bit cleared the data address byte is sent followed by a repeated start, the device address and the read bit set. The EEPROM will respond with the data byte at the specified location.



## 9.16 PSMI PROTOCOL

New power management features in computer systems require the system to communicate with the power supply to access current, voltage, fan speed, and temperature information. Current measurements provide data to the system for determining potential system configuration limitations and provide actual system power consumption for facility planning. Temperature and fan monitoring allow the system to better manage fan speeds and temperatures for optimizing system acoustics. Voltage monitoring allows the system to calculate input wattage and warning of system voltage regulation problems. The Power VlaguZ Management Interface (PSMI) supports diagnostic capabilities and allows managing of redundant power supplies. The communication method is SMBus. The current design guideline is version 2.12.

# The communication protocol is register based and defines a read and write communication protocol to read / write to a single register address. All registers are accessed via the same basic command given below. No PEC (Packet Error

#### WRITE

Code) is used.

The write protocol used is the SMBus 2.0 Write Word protocol. All writes are 16-bit words; byte reads are not supported nor allowed. The shaded areas in the figure indicate bits and bytes written by the PSMI master device.



See PFE Programming Manual for further information.

#### **READ**

The read protocol used is the SMBus 2.0 Read Word protocol. All reads are 16-bit words; byte reads are not supported nor allowed. The shaded areas in the figure indicate bits and bytes written by the PSMI master device.



See PFE Programming Manual for further information.

#### 9.17 PMBus™ PROTOCOL

The Power Management Bus (PMBus™) is an open standard protocol that defines means of communicating with power conversion and other devices. For more information, please see the System Management Interface Forum web site at www.powerSIG.org.

PMBus™ command codes are not register addresses. They describe a specific command to be executed. The PFE1100-12-054NA supply supports the following basic command structures:

- Clock stretching limited to 1 ms
- SCL low time-out of >25 ms with recovery within 10 ms
- Recognized any time Start/Stop bus conditions



#### **WRITE**

The write protocol is the SMBus 1.1 Write Byte/Word protocol. Note that the write protocol may end after the command byte or after the first data byte (Byte command) or then after sending 2 data bytes (Word command).



In addition, Block write commands are supported with a total maximum length of 255 bytes.



See PFE Programming Manual for further information.

#### **READ**

The read protocol is the SMBus 1.1 Read Byte/Word protocol. Note that the read protocol may request a single byte or word.



In addition, Block read commands are supported with a total maximum length of 255 bytes.



See PFE Programming Manual BCA.00006 for further information.

#### 9.18 GRAPHICAL USER INTERFACE

Power-One provides with its "Power-One I²C Utility" a Windows® XP/Vista/Win7 compatible graphical user interface allowing the programming and monitoring of the PFE1100-12-054NA Front-End. The utility can be downloaded on <a href="https://www.power-one.com">www.power-one.com</a> and supports both the PSMI and PMBus™ protocols.

The GUI allows automatic discovery of the units connected to the communication bus and will show them in the navigation tree. In the monitoring view the power supply can be controlled and monitored.

If the GUI is used in conjunction with the PFE1100-12-054NA Evaluation Kit it is also possible to control the PSON pin(s) of the power supply.

Further there is a button to disable the internal fan for approximately 10 seconds. This allows the user to take input power measurements without fan consumptions to check efficiency compliance to the Climate Saver Computing Platinum specification.



Figure 35: I<sup>2</sup>C Bus to DSP and EEPROM

The monitoring screen also allows to enable the hot-standby mode on the power supply. The mode status is monitored and by changing the load current it can be monitored when the power supply is being disabled for further energy savings. This obviously requires 2 power supplies being operated as a redundant system (like the evaluation kit).

**Note:** The user of the GUI needs to ensure that only one of the power supplies have the hot-standby mode enabled.

## 10 TEMPERATURE AND FAN CONTROL

To achieve best cooling results sufficient airflow through the supply must be ensured. Do not block or obstruct the airflow at the rear of the supply by placing large objects directly at the output connector. The PFE1100-12-054NA is provided with a normal airflow, which means the air enters through the rear of the supply and leaves at the front. PFE supplies have been designed for horizontal operation.

The fan inside of the supply is controlled by a microprocessor. The rpm of the fan is adjusted to ensure optimal supply cooling and is a function of output power and the inlet temperature.

The hot air is exiting the power supply unit on the front. The temperature on the handle and the front are remaining below 85 °C (at an inlet temperature of 45 °C) as defined as maximum temperature in IEC 60950 for touchable plastic knobs / handles. The IEC connector on the unit is rated 105 °C, but the mating connector used might only be rated to 70 °C. In such cases the input power at low line needs to be further derated to meet a maximum temperature at the front of 70 °C (see Figure 38).

**Note:** It is the responsibility of the user to check the front temperature in such cases. The unit is not limiting its power automatically to meet such a temperature limitation.



Figure 36: Airflow direction



Figure 37: Fan speed vs. main output load



Figure 38: Thermal derating

# 11 ELECTROMAGNETIC COMPATIBILITY

## 11.1 IMMUNITY

**Note:** Most of the immunity requirements are derived from EN 55024:1998/A2:2003.

| Test                           | Standard / Description                                                                                                                                                                          | Criteria                         |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| ESD Contact Discharge          | IEC / EN 61000-4-2, ±8 kV, 25+25 discharges per test point (metallic case, LEDs, connector body)                                                                                                | В                                |
| ESD Air Discharge              | IEC / EN 61000-4-2, ±15 kV, 25+25 discharges per test point (non-metallic user accessible surfaces)                                                                                             | В                                |
| Radiated Electromagnetic Field | IEC / EN 61000-4-3, 10 V/m, 1 kHz/80% Amplitude Modulation, 1 µs Pulse Modulation, 10 kHz2 GHz                                                                                                  | А                                |
| Burst                          | IEC / EN 61000-4-4, level 3 AC port ±2 kV, 1 minute DC port ±1 kV, 1 minute                                                                                                                     | В                                |
| Surge                          | IEC / EN 61000-4-5 Line to earth: level 3, ±2 kV Line to line: level 2, ±1 kV                                                                                                                   | VSB: A, V1: B <sup>2</sup>       |
| RF Conducted Immunity          | IEC/EN 61000-4-6, Level 3, 10 Vrms, CW, 0.1 80 MHz                                                                                                                                              | А                                |
| Voltage Dips and Interruptions | IEC/EN 61000-4-11 1: Vi 230V, 100% Load, Phase 0°, Dip 100%, Duration 10 ms 2: Vi 230V, 100% Load, Phase 0°, Dip 100%, Duration 20 ms 3: Vi 230V, 100% Load, Phase 0°, Dip 100%, Duration >20ms | A<br>VSB: A, V1: B<br>VSB, V1: B |

## 11.2 EMISSION

| Test               | Standard / Description                                             | Criteria    |
|--------------------|--------------------------------------------------------------------|-------------|
|                    | EN55022 / CISPR 22: 0.15 30 MHz, QP and AVG,                       | Class A     |
| Conducted Emission | single unit                                                        | 6 dB margin |
| Conducted Emission | EN55022 / CISPR 22: 0.15 30 MHz, QP and AVG,                       | Class A     |
|                    | 2 units in rack system                                             | 6 dB margin |
|                    | EN55022 / CISPR 22: 30 MHz 1 GHz, QP,                              | Class A     |
| Radiated Emission  | single unit                                                        | 6 dB margin |
| Radiated Effission | EN55022 / CISPR 22: 30 MHz 1 GHz, QP,                              | Class A     |
|                    | 2 units in rack system                                             | 6 dB margin |
|                    | IEC61000-3-2, Vin = 100 VAC/ 60 Hz, 100% Load                      | Class A     |
|                    | IEC61000-3-2, Vin = 120 VAC/ 60 Hz, 100% Load                      | Class A     |
| Harmonic Emissions | IEC61000-3-2, Vin = 200 VAC/ 60 Hz, 100% Load                      | Class A     |
|                    | IEC61000-3-2, Vin = 230 VAC/ 50 Hz, 100% Load                      | Class A     |
|                    | IEC61000-3-2, Vin = 240 VAC/ 50 Hz, 100% Load                      | Class A     |
| Acoustical Noise   | Sound power statistical declaration (ISO 9296, ISO 7779, IS9295) @ | 42 dBA      |
| Acoustical Noise   | 50% load                                                           | 42 UDA      |
| AC Flicker         | IEC / EN 61000-3-3, d <sub>max</sub> < 3.3%                        | PASS        |

BCD.00012 Rev. AB, 19-Jan-2011 Page 20 / 24 <u>www.power-one.com</u>

 $<sup>^2</sup>$  V1 drops to 90 ... 97%  $\,V_{1\,nom}$  for 3ms



# 12 SAFETY / APPROVALS

Maximum electric strength testing is performed in the factory according to IEC/EN 60950, and UL 60950. Input-to-output electric strength tests should not be repeated in the field. Power-One will not honor any warranty claims resulting from electric strength field tests.

| Param | eter                     | Description / Conditions                                                                                        | Min                                               | Nom          | Max  | Unit |
|-------|--------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------|------|------|
|       | Agency Approvals         | UL 60950-1 Second Edition<br>CAN/CSA-C22.2 No. 60950-1-07 Second Edition<br>IEC 60950-1:2005<br>EN 60950-1:2006 | Approved by independent body (see CE Declaration) |              |      |      |
|       |                          | Input (L/N) to case (PE)                                                                                        | Basic                                             |              |      |      |
|       | Isolation strength       | Input (L/N) to output                                                                                           | Reinforced                                        |              |      |      |
|       |                          | Output to case (PE)                                                                                             | Functional                                        |              |      |      |
| dc    | Creepage / clearance     | Primary (L/N) to protective earth (PE)                                                                          | According to safety standard                      |              |      | mm   |
| uc    | Creepage / Clearance     | Primary to secondary                                                                                            |                                                   |              |      | mm   |
|       |                          | Input to case                                                                                                   |                                                   |              |      | kVAC |
|       | Electrical strength test | Input to output                                                                                                 | 50                                                | icly statiud | aiu  | kVAC |
|       |                          | Output and Signals to case                                                                                      |                                                   |              | kVAC |      |

## 13 MECHANICAL

## 13.1 DIMENSIONS



Figure 40: Top view



Figure 41: Side view 2



Figure 42: Front view



## **13.2 CONNECTIONS**



Unit: Note: Column 5 is lagging (short pins)

Tyco Electronics P/N 2-1926736-3 Tyco Electronics P/N 2-1926733-5 Counter part:

| Counter part.       | Tyco Electronics I /IV | 2 1020100 0                                                                      |
|---------------------|------------------------|----------------------------------------------------------------------------------|
| Pin                 | Name                   | Description                                                                      |
| Output              |                        |                                                                                  |
| 6, 7, 8, 9, 10      | V1                     | +12 VDC main output                                                              |
| 1, 2, 3, 4, 5       | PGND                   | Power ground (return)                                                            |
| <b>Control Pins</b> |                        |                                                                                  |
| A1                  | VSB                    | Standby positive output (+3.3/5 V)                                               |
| B1                  | VSB                    | Standby positive output (+3.3/5 V)                                               |
| C1                  | VSB                    | Standby positive output (+3.3/5 V)                                               |
| D1                  | VSB                    | Standby positive output (+3.3/5 V)                                               |
| E1                  | VSB                    | Standby positive output (+3.3/5 V)                                               |
| A2                  | SGND                   | Signal ground (return)                                                           |
| B2                  | SGND                   | Signal ground (return)                                                           |
| C2                  | HOTSTANDBYEN           | Hot standby enable signal                                                        |
| D2                  | VSB_SENSE_R            | Standby output negative sense                                                    |
| E2                  | VSB_SENSE              | Standby output positive sense                                                    |
| A3                  | APS                    | I <sup>2</sup> C address and protocol selection (select by a pull down resistor) |
| B3                  | nc                     | Reserved                                                                         |
| C3                  | SDA                    | I <sup>2</sup> C data signal line                                                |
| D3                  | V1_SENSE_R             | Main output negative sense                                                       |
| E3                  | V1_SENSE               | Main output positive sense                                                       |
| A4                  | SCL                    | I <sup>2</sup> C clock signal line                                               |
| B4                  | PSON                   | Power supply on input (connect to A2/B2 to turn unit on)                         |
| C4                  | SMB_ALERT              | SMB Alert signal output                                                          |
| D4                  | nc                     | Reserved                                                                         |
| E4                  | ACOK                   | AC input OK signal                                                               |
| A5                  | PSKILL                 | Power supply kill (lagging pin)                                                  |
| B5                  | ISHARE                 | Current share bus (lagging pin)                                                  |
| C5                  | PWOK                   | Power OK signal output (lagging pin)                                             |
| D5                  | VSB_SEL                | Standby voltage selection (lagging pin)                                          |
| E5                  | PRESENT_L              | Power supply present (lagging pin)                                               |



#### 14 ACCESSORIES

| Item | Description                                                                                                                                                                                   | Ordering Part Number | Source            |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|
|      | Power-One I <sup>2</sup> C Utility Windows XP/Vista/7 compatible GUI to program, control and monitor PFE Front-Ends (and other I <sup>2</sup> C units)                                        | N/A                  | www.power-one.com |
|      | USB to I <sup>2</sup> C Converter  Master I <sup>2</sup> C device to program, control and monitor I <sup>2</sup> C units in conjunction with the <i>Power-One I<sup>2</sup>C</i> Utility      | ZM-00056             | Power-One         |
|      | Dual Connector Board Connector board to operate 2 PFE units in parallel. Includes an on-board USB to I <sup>2</sup> C converter (use Power-One I <sup>2</sup> C Utility as desktop software). | SNP-OP-BOARD-01      | Power-One         |

Copyright © 2010 Power-One Inc. All rights reserved. Words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Power-One Inc. in the U.S. and other countries. All other product or service names are the property of their respective holders. Power-One products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Power-One reserves the right to make changes to any products and services at any time without notice. Power-One assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Power-One Inc.

<sup>1.</sup> NUCLEAR AND MEDICAL APPLICATIONS - Power-One products are not designed, intended for use in, or authorized for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems without the express written consent of the respective divisional president of Power-One, Inc.

<sup>2.</sup> TECHNICAL REVISIONS - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice.