

# **Enhanced SoloLIN Transceiver**

#### Features

Compatible to LIN Physical Layer Specification Rev.1.3 and 2.0 Compatible to ISO9141 functions Operating voltage  $V_S = 7$  to 18 V Very low standby current consumption of 6.5µA in sleep mode Remote wake up via bus traffic Baud rate up to 20 kBaud Control output for voltage regulator with low on – resistance for switchable master termination Low EME due to slew rate control High EMI immunity Fully integrated receiver filter Bus terminals proof against short-circuits and transients in the automotive environment High impedance Bus pin in case of loss of ground and undervoltage condition Bus short to ground protection Thermal overload protection Integrated termination resistor for LIN slave nodes High signal symmetry for using in RC – based slave nodes up to 2% clock tolerance

#### **Ordering Code**

| Product Code | Temperature Code | Package Code | Option Code | Packing Form Code |
|--------------|------------------|--------------|-------------|-------------------|
| TH8082       | K                | DC           | AAA-000     | RĔ                |
| TH8082       | K                | DC           | AAA-000     | TU                |

#### Legend:

Temperature Code: K for Temperature Range -40 °C to 125 °C

Package Code: DC for SOIC150Mil
Packing Form: RE for Reel, TU for Tube

±4kV ESD protection

Ordering example: TH8082KDC-AAA-000-RE



# **Enhanced SoloLIN Transceiver**

#### **General Description**

The TH8082 is a physical layer device for a single wire data link capable of operating in applications where high data rate is not required and a lower data rate can achieve cost reductions in both the physical media components and in the microprocessor which use the network. The TH8082 is designed in accordance to the physical layer definition of the LIN Protocol Specification, Rev. 1.3 and 2.0.The IC furthermore can be used in ISO9141 systems.

Because of the very low current consumption of the TH8082 in the sleep mode it's suitable for ECU applications with hard standby current requirements. This mode allows a shutdown of the whole application. The included wake-up function detects incoming dominant bus messages and enables the voltage regulator.



# **Enhanced SoloLIN Transceiver**

# **Contents**

| 1. F                                   | Functional Diagram                                                              | 5              |
|----------------------------------------|---------------------------------------------------------------------------------|----------------|
| 2. E                                   | Electrical Specification                                                        | 6              |
| 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6 | P. Absolute Maximum Ratings  B. Static Characteristics  Dynamic Characteristics | 6<br>10<br>11  |
| 3. F                                   | Functional Description                                                          | 16             |
| 3.1<br>3.2<br>3.3<br>3.4               | P Operating Modes                                                               | 16<br>16       |
| 4. C                                   | Operating under Disturbance                                                     | 19             |
| 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6 | Loss of Ground                                                                  | 19<br>19<br>19 |
| 5. <i>A</i>                            | Application Hints                                                               | 20             |
| 5.1<br>5.2<br>5.3<br>5.4               | 5.1.1. Bus loading requirements                                                 | 20<br>21<br>22 |
| 6. F                                   | Pin Description                                                                 | 24             |
| 7. N                                   | Mechanical Specification SOIC8                                                  | 25             |
| 8. T                                   | Tape and Reel Specification                                                     | 26             |
| 8.1<br>8.2                             | 1 1                                                                             |                |
| 9. E                                   | ESD/EMC Remarks                                                                 | 28             |
| 9.1<br>9.2                             |                                                                                 |                |





| 9.3 | EMC                                                                                               | 28 |
|-----|---------------------------------------------------------------------------------------------------|----|
|     | Standard information regarding manufacturability of Melexis products with ent soldering processes | 29 |
| 11. | Disclaimer                                                                                        | 30 |

# List of Figures

| Figure 1 - Block Diagram                                                 | 5  |
|--------------------------------------------------------------------------|----|
| Figure 2 - Input / Output timing                                         | 11 |
| Figure 3 – Receiver debouncing and propagation delay                     | 12 |
| Figure 4 – Sleep mode and wake up procedure                              | 13 |
| Figure 5 - Test circuit for dynamic characteristics                      | 14 |
| Figure 6 - Test circuit for automotive transients                        | 15 |
| Figure 7 - Receive impulse diagram                                       | 18 |
| Figure 8 - Slope time and slew rate calculation in accordance to LIN 1.3 | 21 |
| Figure 8 - Duty cycle calculation in accordance to LIN 2.0               | 22 |
| Figure 9 - Application Circuitry                                         | 24 |
| Figure 10 - Pin description SOIC8 package                                | 24 |



# 1. Functional Diagram



Figure 1 - Block Diagram



# 2. Electrical Specification

All voltages are referenced to ground (GND). Positive currents flow into the IC.

The absolute maximum ratings (in accordance with IEC 60 134) given in the table below are limiting values that do not lead to a permanent damage of the device but exceeding any of these limits may do so. Long term exposure to limiting values may effect the reliability of the device.

# 2.1 Operating Conditions

| Parameter                     | Symbol           | Min | Max  | Unit |
|-------------------------------|------------------|-----|------|------|
| Battery supply voltage [1]    | Vs               | 7   | 18   | V    |
| Supply voltage                | Vcc              | 4.5 | 5.5  | V    |
| Operating ambient temperature | T <sub>amb</sub> | -40 | +125 | °C   |

<sup>[1]</sup> Vs is the IC supply voltage including voltage drop of reverse battery protection diode,  $V_{DROP} = 0.4$  to 1V,  $V_{BAT\_ECU}$  voltage range is 8 to 18V

## 2.2 Absolute Maximum Ratings

| Parameter                                  | Symbol                | Condition                                                            | Min        | Max  | Unit |  |
|--------------------------------------------|-----------------------|----------------------------------------------------------------------|------------|------|------|--|
| Detter Cumb Valtere                        | V                     | t < 1 min                                                            | 0.2        | 30   | V    |  |
| Battery Supply Voltage                     | Vs                    | Load dump, t < 500ms                                                 | -0.3       | 40   | \ \  |  |
| Supply Voltage                             | Vcc                   |                                                                      | -0.3       | +7   | V    |  |
| Transient supply voltage                   | Vs.tr1                | ISO 7637/1 pulse 1 <sup>[1]</sup>                                    | -150       |      | V    |  |
| Transient supply voltage                   | Vstr2                 | ISO 7637/1 pulses 2[1]                                               |            | 100  | V    |  |
| Transient supply voltage                   | Vstr3                 | ISO 7637/1 pulses 3A, 3B                                             | -150       | 150  | V    |  |
| DLIC                                       |                       | t < 500ms , Vs = 18V                                                 | -27<br>-40 |      | V    |  |
| BUS voltage                                | V <sub>BUS</sub>      | t < 500ms ,Vs = 0V                                                   | -0.3       | V    |      |  |
| Transient bus voltage                      | V <sub>BUStr1</sub>   | ISO 7637/1 pulse 1 [2]                                               | -150       |      | V    |  |
| Transient bus voltage                      | V <sub>BUS.tr2</sub>  | ISO 7637/1 pulses 2 [2]                                              |            | 100  | V    |  |
| Transient bus voltage                      | V <sub>BUS.tr</sub> 3 | ISO 7637/1 pulses 3A, 3B [2]                                         | -150       | 150  | V    |  |
| DC voltage on pins TxD, RxD                | V <sub>DC</sub>       |                                                                      | -0.3       | 7    | V    |  |
| ESD capability of pin LIN, VS, INH         | ESD <sub>HB</sub>     | Human body model, equivalent to discharge 100pF with $1.5k\Omega$ ,  | -4         | 4    | kV   |  |
| ESD capability of pin RxD, TxD, VCC        | ESDнв                 | Human body model, equivalent to discharge 100pF with 1.5k $\Omega$ , | -2         | 2    | kV   |  |
| Maximum latch - up free current at any Pin | I <sub>LATCH</sub>    |                                                                      | -500       | 500  | mA   |  |
| Thermal impedance                          | $\Theta_{JA}$         | in free air                                                          |            | 152  | K/W  |  |
| Storage temperature                        | T <sub>stg</sub>      |                                                                      | -55        | +150 | °C   |  |
| Junction temperature                       | T <sub>vj</sub>       |                                                                      | -40        | +150 | °C   |  |



# **Enhanced SoloLIN Transceiver**

- ISO 7637 test pulses are applied to VS via a reverse polarity diode and >2uF blocking capacitor. ISO 7637 test pulses are applied to BUS via a coupling capacitance of 1 nF. [1] [2]



# 2.3 Static Characteristics

Unless otherwise specified all values in the following tables are valid for  $V_S = 7$  to 18V,  $V_{CC} = 4.5$  to 5.5V and  $T_{AMB} = -40$  to 125 °C. All voltages are referenced to ground (GND), positive currents flow into the IC.

| Parameter                                      | Symbol                  | Condition                                                                                                | Min                                            | Тур                      | Max                 | Unit |  |  |  |
|------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------|---------------------|------|--|--|--|
|                                                |                         | PIN VS, VCC                                                                                              |                                                |                          |                     |      |  |  |  |
| V <sub>CC</sub> undervoltage lockout           | V <sub>CC_UV</sub>      | EN=H, TxD=L                                                                                              | 2.75                                           |                          | 4.3                 | V    |  |  |  |
| Supply current, dominant                       | I <sub>Sd</sub>         | V <sub>S</sub> = 18V,V <sub>CC</sub> = 5.5V TxD = L                                                      | $V_S = 18V, V_{CC} = 5.5V \text{ TxD} = L$ 0.9 |                          |                     | mA   |  |  |  |
| Supply current, dominant                       | I <sub>CCd</sub>        | V <sub>S</sub> = 18V,V <sub>CC</sub> = 5.5V TxD = L                                                      |                                                | 0.6                      | 2                   | mA   |  |  |  |
| Supply current, recessive                      | I <sub>Sr</sub>         | V <sub>S</sub> = 18V,V <sub>CC</sub> = 5.5V TxD = H                                                      |                                                | 25                       | 50                  | μΑ   |  |  |  |
| Supply current, recessive                      | I <sub>CCr</sub>        | $V_S = 18V, V_{CC} = 5.5V TxD = H$                                                                       |                                                | 50                       | 75                  | μΑ   |  |  |  |
| Supply current, sleep mode                     | I <sub>Ssl</sub>        | $V_S = 12V, V_{CC}$ and $TxD = 0V,$<br>$T_{amb} = 25^{\circ}$                                            | 6.5                                            |                          | μA                  |      |  |  |  |
| Supply current, sleep mode                     | I <sub>Ssl</sub>        | $V_S = 12V$ , $V_{CC}$ and $TxD = 0V$                                                                    |                                                | 6.5                      | 14                  | μΑ   |  |  |  |
| PIN BUS – Transmitter                          |                         |                                                                                                          |                                                |                          |                     |      |  |  |  |
| Short circuit bus current [2] [3]              | I <sub>BUS_LIM</sub>    | V <sub>BUS</sub> = V <sub>S</sub> , driver on                                                            |                                                | 120                      | 200                 | mA   |  |  |  |
| Pull up current bus [2] [3]                    | lbus_pu                 | $V_{BUS}$ = 0, $V_{S}$ = 12V, driver off                                                                 | -600                                           |                          | -200                | μΑ   |  |  |  |
| Pull up current bus                            | IBUS_PU_SLEEP           | V <sub>BUS</sub> = 0, V <sub>S</sub> = 12V, sleep mode                                                   | -100                                           | -75                      |                     | μΑ   |  |  |  |
| Bus reverse current, recessive [2] [3]         | IBUS_PAS_rec            | V <sub>BUS</sub> > V <sub>S</sub> , 8V < V <sub>BUS</sub> < 18V<br>7V < V <sub>S</sub> < 18V, driver off |                                                |                          | 5                   | μA   |  |  |  |
| Bus reverse current loss of battery [2] [3]    | I <sub>BUS</sub>        | V <sub>S</sub> = 0V, 0V < V <sub>BUS</sub> < 18V                                                         | = 0V, 0V < V <sub>BUS</sub> < 18V              |                          | 5                   | μΑ   |  |  |  |
| Bus current during loss of ground [2] [3]      | I <sub>BUS_NO_GND</sub> | V <sub>S</sub> = 12V, 0 < V <sub>BUS</sub> < 18V                                                         | -1                                             |                          | 1                   | mA   |  |  |  |
| Transmitter dominant voltage [2]               | Vol <sub>BUS_2</sub>    | $V_S = 7V$ , load = $500\Omega$                                                                          |                                                |                          | 1.2                 | V    |  |  |  |
| Transmitter dominant voltage [2]               | Vol <sub>BUS_3</sub>    | $V_S = 18V$ , load = $500\Omega$                                                                         |                                                |                          | 2                   | V    |  |  |  |
| BUS input capacitance [1]                      | C <sub>BUS</sub>        | Pulse response via $10k\Omega$ , VPULSE = 12V, Vs open                                                   |                                                | 25                       | 35                  | pF   |  |  |  |
|                                                | PIN                     | BUS – Receiver                                                                                           |                                                |                          |                     |      |  |  |  |
| Receiver dominant voltage [2] [3]              | Vil <sub>BUS</sub>      |                                                                                                          | 0.4 *Vs                                        |                          |                     | V    |  |  |  |
| Receiver recessive voltage [2] [3]             | Vih <sub>BUS</sub>      |                                                                                                          |                                                |                          | 0.6 *Vs             | V    |  |  |  |
| Center point of receiver threshold [1] [2] [3] | Vi <sub>BUS_cnt</sub>   | V <sub>BUS_cnt</sub> = (Vil <sub>BUS</sub> + Vih <sub>BUS</sub> )/2                                      | 0.487 *Vs                                      | 0.5 *Vs                  | 0.512 *Vs           | V    |  |  |  |
| Receiver hysteresis [1] [2] [3]                | Vi <sub>BUS_hys</sub>   | V <sub>BUS_cnt</sub> = ( Vih <sub>BUS</sub> -Vil <sub>BUS</sub> )                                        |                                                | 0.175<br>*V <sub>S</sub> | 0.187 *Vs           | ٧    |  |  |  |
|                                                |                         | PIN TXD, EN                                                                                              |                                                |                          |                     |      |  |  |  |
| High level input voltage                       | $V_{ih}$                | Rising edge                                                                                              |                                                |                          | 0.7*V <sub>CC</sub> | V    |  |  |  |
| Low level input voltage                        | Vil                     | Falling edge                                                                                             | 0.3*Vcc                                        |                          |                     | V    |  |  |  |
| TxD pull up resistor                           | R <sub>IH_TXD</sub>     | V <sub>TXD</sub> = 0V                                                                                    | 10                                             |                          | 25                  | kΩ   |  |  |  |
| EN pull down resistor                          | R <sub>IL_EH</sub>      | V <sub>EN</sub> = 5V                                                                                     | 20                                             |                          | 50                  | kΩ   |  |  |  |



# **Enhanced SoloLIN Transceiver**

| Parameter    | Symbol   | Condition | Min    | Typ | Max  | Unit  |
|--------------|----------|-----------|--------|-----|------|-------|
| i didilictoi | Cyllison | Johnston  | 141111 | 136 | WILL | Oille |

| PIN RXD                  |                                 |                                                                                         |     |    |     |    |  |  |
|--------------------------|---------------------------------|-----------------------------------------------------------------------------------------|-----|----|-----|----|--|--|
| Low level output voltage | $V_{ol\_rxd}$                   | I <sub>RxD</sub> = 2mA                                                                  |     |    | 0.9 | V  |  |  |
| Leakage Current          | $V_{leak\_rxd}$                 | V <sub>RxD</sub> = 5.5V, recessive                                                      | -10 |    | 10  | μΑ |  |  |
| PIN INH                  |                                 |                                                                                         |     |    |     |    |  |  |
| On resistance INH        | R <sub>on_INH</sub>             | Normal or standby mode,<br>V <sub>INH</sub> = V <sub>S</sub> -1V , V <sub>S</sub> = 12V |     | 20 | 50  | Ω  |  |  |
| Leakage current INH      | I <sub>INH_Ik</sub>             | EN = L ,V <sub>INH</sub> = 0V                                                           | -5  |    | 5   | μΑ |  |  |
| Thermal Protection       |                                 |                                                                                         |     |    |     |    |  |  |
| Thermal shutdown         | T <sub>sd</sub> [1]             |                                                                                         | 155 |    | 180 | Ŝ  |  |  |
| Thermal recovery         | T <sub>hys</sub> <sup>[1]</sup> |                                                                                         | 126 |    | 150 | °C |  |  |

No production test, guaranteed by design and qualification In accordance to LIN Physical Layer Specification 1.3 In accordance to LIN Physical Layer Specification 2.0

<sup>[1]</sup> [2] [3]



# 2.4 Dynamic Characteristics

Unless otherwise specified all values in the following table are valid for  $V_S$  = 7 to 18V and  $T_{AMB} = -40 \text{ to } 125^{\circ}\text{C}.$ 

| Parameter                                                | Symbol                 | Condition                                                                                                             | Min   | Тур | Max   | Unit |
|----------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| Propagation delay transmitter [1] [3] [6]                | t <sub>trans_pd</sub>  | Bus loads: $1K\Omega/1nF$ , $660\Omega/6.8nF$ , $500\Omega/10nF$                                                      |       | 5   | μs    |      |
| Propagation delay transmitter symmetry [3] [6]           | t <sub>trans_sym</sub> | Calculate t <sub>trans_pdf</sub> - t <sub>trans_pdr</sub> -2                                                          |       |     | 2     | μs   |
| Propagation delay receiver [1] [3] [6] [7] [9]           | trec_pdf               | C <sub>RxD</sub> = 25pF                                                                                               |       |     | 6     | μs   |
| Propagation delay receiver symmetry [3] [6] [7]          | t <sub>rec_sym</sub>   | Calculate t <sub>trans_pdf</sub> - t <sub>trans_pdr</sub> -2                                                          |       | 2   | μs    |      |
| Slew rate rising and falling edge, high batttery [5] [6] | tsr_нв                 | Bus load, $V_S$ = 18V<br>1K $\Omega$ /1nF<br>$660\Omega$ /6.8nF<br>$500\Omega$ /10nF<br>Bus load, $V_S$ = 7V          |       | 2   | 3     | V/µs |
| Slew rate rising and falling edge, low batttery [5] [6]  | tsr_lb                 | Bus load, $V_S$ = 7V $1K\Omega/1nF$ $660\Omega/6.8nF$ $500\Omega/10nF$                                                | 0.5 2 |     | 3     | V/µs |
| Slope Symmetry, high battery [5] [6]                     | t <sub>ssym_HB</sub>   | Bus load, $V_S$ = 18V<br>$1K\Omega/1nF$<br>$660\Omega/6.8nF$<br>$500\Omega/10nF$<br>Calculate $t_{sdom}$ - $t_{srec}$ |       | +5  | μs    |      |
| Bus duty cycle 1 [7]                                     | D1                     | Calculate t <sub>BUS_rec(min)</sub> /100µs                                                                            | 0.396 |     |       |      |
| Bus duty cycle 2 [7]                                     | D2                     | Calculate t <sub>BUS_rec(max)</sub> /100µs                                                                            |       |     | 0.581 |      |
| Receiver debounce time [2] [5] [9]                       | t <sub>rec_deb</sub>   | BUS rising and falling edge                                                                                           | 1.5   |     | 4     | μs   |
| Wake-up filter time                                      | twu                    | Sleep mode,<br>BUS rising and falling edge                                                                            |       | 150 | μs    |      |
| EN - debounce time                                       | t <sub>en_deb</sub>    | Normal to sleep mode transition                                                                                       | 10    | 20  | 40    | μs   |

Propagation delays are not relevant for LIN protocol transmission, value only information parameter

<sup>[2]</sup> No production test, guaranteed by design and qualification See Figure 2 - Input / Output timing

<sup>[4]</sup> See Figure 8 - Slope time and slew rate calculation

<sup>[5]</sup> See Figure 3 – Receiver debouncing a and propagation delay

In accordance to LIN Physical Layer Specification 1.3

In accordance to LIN Physical Layer Specification 2.0

See Figure 9 - Duty cycle calculation in accordance to LIN 2.0

<sup>[7]</sup> [8] [9] This parameter is tested by applying a wave signal to the bus. The minimum slew rate for the bus rising and falling edge is



# 2.5 Timing Diagrams



Figure 2 - Input / Output timing



Figure 3 – Receiver debouncing and propagation delay





Figure 4 – Sleep mode and wake up procedure



# 2.6 Test Circuits for Dynamic and Static Characteristics



Figure 5 - Test circuit for dynamic characteristics





Figure 6 - Test circuit for automotive transients



# 3. Functional Description

#### 3.1 Initialization

After power on, the chip enters automatically the  $V_{BAT}$ -standby mode. In this intermediate mode the INH output will become HIGH (V<sub>S</sub>) and therefore the ECU - voltage regulator will provide the V<sub>CC</sub> - supply. The transceiver will remain the V<sub>BAT</sub>-standby mode until the controller sets it to normal operation (EN = High). Only in this mode bus communication is possible. The TH8082 switches itself in the V<sub>BAT</sub>-standby mode if V<sub>CC</sub> is missing or below the threshold.

#### 3.2 Operating Modes

Via the EN pin it is possible to switch the TH8082 into different operating modes:

#### Normal Mode

The whole TH8082 is active. Switching to normal mode can only be done via the EN pin with EN=high.

#### Sleep Mode

The sleep mode (EN = LOW) can only be reached from normal mode and permits a very low power consumption because the transceiver and even the external voltage regulator will be disabled. If the  $V_{\text{CC}}$  has been switched off a wake-up request from the bus line (remote wake up) will cause the TH8082 to enter the  $V_{\text{BAT}}$ -standby mode ( $V_{\text{CC}}$  is present again) and sets the RxD output to low until the device enters the normal operation mode (active LOW interrupt at RxD). If the INH pin is not connected to the regulator or the inhibitable external regulator is not the one that provides the  $V_{\text{CC}}$  - supply, the normal mode is directly accessible by logic high on the EN pin. (wake up via mode change/local wake up)

In order to prevent an unintended wake-up caused by disturbances of the automotive environment incoming dominant signals from the bus have to exceed the wake-up delay time.

#### Thermal Shutdown Mode

If the junction temperature T<sub>J</sub> is higher than 155 ℃, the TH8082 will be switched into the thermal shutdown mode. Within this mode the transmitter will be switched off.

If  $T_J$  falls below the thermal shutdown temperature (typ. 140  $^{\circ}$ C) the TH8082 will be switched to the previous state.

#### 3.3 Mode control

| EN | VCC | Comment                                                                      | INH      | RxD                              |
|----|-----|------------------------------------------------------------------------------|----------|----------------------------------|
| 0  | 0   | V <sub>BAT</sub> -standby , power on                                         | Vs       | 0                                |
| 0  | 1   | $V_{\text{BAT}}	ext{-standby}$ , $V_{\text{CC}}$ on                          | Vs       | X                                |
| 1  | 1   | Normal mode                                                                  | Vs       | Vcc = recessive<br>0 = dominant  |
| 0  | 0   | Sleep mode                                                                   | floating | 0                                |
| 0  | 1   | Sleep mode regulator not disabled directly switch to normal mode with EN = 1 | floating | Vcc                              |
| 0  | 0/1 | Remote wake up request                                                       | Vs       | 0 - Active low wake up interrupt |

Table 1 - Mode control



#### 3.4 LIN BUS Transceiver

The transceiver consists of a bus-driver (1.2V@40mA) with slew rate control, current limitation and as well in the receiver a high voltage comparator followed by a debouncing unit.

#### **BUS Input/Output**

The recessive BUS level is generated from the integrated 30k pull up resistor in serial with a diode This diode prevents the reverse current of  $V_{BUS}$  during differential voltage between VS and BUS ( $V_{BUS} > V_S$ ). No additional termination resistor is necessary to use the TH8082 in LIN slave nodes. If this IC is used for LIN master nodes it is necessary that the BUS pin is terminated via a external  $1k\Omega$  resistor in serial with a diode to VBAT or INH (See chapter 4.4 Short circuit to ground).

# TxD Input

During transmission the data at the pin TxD will be transferred to the BUS driver for generating a BUS signal. To minimize the electromagnetic emission of the bus line, the BUS driver is equipped with an integrated slew rate control and wave shaping unit.

Transmitting will be interrupted in the following cases:

- Sleep mode
- Thermal Shutdown active
- V<sub>BAT</sub> standby

The CMOS compatible input TxD controls directly the BUS level:

```
TxD = low -> BUS = low (dominant level)
TxD = high -> BUS = high (recessive level)
```

The TxD pin has an internal pull up resistor connected to VCC. This secures that an open TxD pin generates a recessive BUS level.

#### RxD Output

The data signals from the BUS pin will be transferred continuously to the pin RxD. Short spikes on the bus signal are suppressed by the implemented debouncing circuit.





Figure 7 - Receive impulse diagram

The receive threshold values  $V_{BUS\_CNT\_max}$  and  $V_{BUS\_CNT\_min}$  are symmetrical to the centre voltage of  $0.5^*V_S$  with a hysteresis of typ.  $0.175^*V_S$ . Including all tolerances the LIN specific receive threshold values of  $0.4^*V_S$  and  $0.6^*V_S$  will be secure observed.

The received BUS signal will be output to the RxD pin:

```
BUS < V_{BUS\_CNT} - 0.5 * V_{HYS} \quad -> \quad RxD = low (BUS dominant) \\ BUS > V_{BUS\_CNT} + 0.5 * V_{HYS} \quad -> \quad RxD = high, floating (BUS recessive)
```

This pin is a buffered open drain output with a typical load of:

Resistance: 2.7 kOhm Capacitance: < 25 pF

#### **EN-Pin**

The TH8082 is switched into the sleep mode with a falling edge and into normal mode with a rising edge at the EN pin. The normal mode will be kept as long as EN = high (See Figure 4 – Sleep mode and wake up procedure for more details).

If the TH8082 is switched to sleep mode also a connected voltage regulator via the INH pin is switched off. The deactivation of TH8082 with EN = low can be done independently from the state of the bus-transceiver. The EN input is internally pulled down so that it is secured if this pin is not connected a low level will be applied.

#### Datarate

The TH8082 is a *constant slew rate* transceiver that means the bus driver operates with a fixed slew rate range of 1.0 V/ $\mu$ s  $\leq \Delta V/\Delta T \leq 3V/\mu$ s. This principle secures a very good symmetry of the slope times between recessive to dominant and dominant to recessive slopes within the LIN bus load range (C<sub>BUS</sub>, R<sub>term</sub>). The TH8082 guarantees data rates up to 20kbit within the complete bus load range under worst case conditions. The constant slew rate principle is very robust against voltage drops and can operate with RC-oscillator systems with a clock tolerance up to  $\pm 2\%$  between 2 nodes.



# 4. Operating under Disturbance

#### 4.1 Loss of battery

If the ECU is disconnected from the battery, the bus pin is in high impedance state. There is no impact to the bus traffic and to the ECU itself.

#### 4.2 Loss of Ground

In case of an interrupted ECU ground connection there is no influence to the bus line.

# 4.3 Short circuit to battery

The transmitter output current is limited to the specified value in case of short circuit to battery in order to protect the TH8082 itself against high current densities.

### 4.4 Short circuit to ground

If the bus line is shorted to negative shifted ground levels, there is no current flow from the ECU ground to the bus and no distortion of the bus traffic occurs.

The permanent failure current from battery to ground can be reduced dramatically by using the INH pin as termination pin for the master pull up (See Figure 10 - Application Circuitry).

If the controller detects a short circuit of the bus to ground (RxD timeout) the transceiver can be set into sleep mode. The INH pin is floating and in this case the master pull up resistor is disconnected from the bus line. Additionally the internal slave termination resistor is switched off and only a high impedance termination is applied to the bus (typ.  $75\mu$ A). The failure current of the hole system can be reduced by at least ten times to prevent a fast discharge of the car battery. If the failure disappears, the bus level will become recessive again and will wake up the system even if no local wake up is present or possible.

#### 4.5 Thermal overload

The TH8082 is protected against thermal overloads. If the chip temperature exceeds the specified value, the transmitter is switched off until thermal recovery. The receiver is still working while thermal shutdown.

#### 4.6 Undervoltage Vcc

If the ECU regulated supply voltage is missing or decreases under the specified value, the transmitter is switched off to prevent undefined bus traffic.



# 5. Application Hints

# 5.1 LIN System Parameter

# 5.1.1. Bus loading requirements

| Parameter                                                           | Symbol                | Min  | Тур  | Max  | Unit      |
|---------------------------------------------------------------------|-----------------------|------|------|------|-----------|
| Operating voltage range                                             | V <sub>BAT</sub>      | 8    |      | 18   | V         |
| Voltage drop of reverse protection diode                            | V <sub>Drop_rev</sub> | 0.4  | 0.7  | 1    | V         |
| Voltage drop at the serial diode in pull up path                    | VSerDiode             | 0.4  | 0.7  | 1    | V         |
| Battery shift voltage                                               | VShift_BAT            | 0    |      | 0.1  | VBAT      |
| Ground shift voltage                                                | $V_{Shift\_GND}$      | 0    |      | 0.1  | $V_{BAT}$ |
| Master termination resistor                                         | R <sub>master</sub>   | 900  | 1000 | 1100 | Ω         |
| Slave termination resistor                                          | R <sub>slave</sub>    | 20   | 30   | 60   | kΩ        |
| Number of system nodes                                              | N                     | 2    |      | 16   |           |
| Total length of bus line                                            | LEN <sub>BUS</sub>    |      |      | 40   | m         |
| Line capacitance                                                    | CLINE                 |      | 100  | 150  | pF/m      |
| Capacitance of master node                                          | C <sub>Master</sub>   |      | 220  |      | pF        |
| Capacitance of slave node                                           | C <sub>Slave</sub>    |      | 220  | 250  | pF        |
| Total capacitance of the bus including slave and master capacitance | C <sub>BUS</sub>      | 0.47 | 4    | 10   | nF        |
| Network Total Resistance                                            | R <sub>Network</sub>  | 500  |      | 862  | Ω         |
| Time constant of overall system                                     | τ                     | 1    |      | 5    | μs        |

Table 2 - Bus loading requirements



#### 5.2 Min/max slope time calculation



Figure 8 - Slope time and slew rate calculation in accordance to LIN 1.3

The slew rate of the bus voltage is measured between 40% and 60% of the output voltage swing (linear region). The output voltage swing is the difference between dominant and recessive bus voltage.

$$dV/dt = 0.2^*V_{swing} / (t_{40\%} - t_{60\%})$$

The slope time is the extension of the slew rate tangent until the upper and lower voltage swing limits:

$$t_{slope} = 5 * (t_{40\%} - t_{60\%})$$

The slope time of the recessive to dominant edge is directly determined by the slew rate control of the transmitter:

$$t_{slope} = V_{swing} / dV/dt$$

The dominant to recessive edge is influenced from the network time constant and the slew rate control, because it's a passive edge. In case of low battery voltages and high bus loads the rising edge is only determined by the network. If the rising edge slew rate exceeds the value of the dominant one, the slew rate control determines the rising edge.

June 2012

**Rev 009** 

# **Enhanced SoloLIN Transceiver**

## 5.3 Duty Cycle Calculation



Figure 9 - Duty cycle calculation in accordance to LIN 2.0

With the timing parameters shown in Figure 9 two duty cycles , based on  $t_{\text{rec}(\text{min})}$  and  $t_{\text{rec}(\text{max})}$  can be calculated as follows :

$$\begin{array}{lll} D1 & = & t_{rec(min)} / (2 * t_{Bit}) \\ D2 & = & t_{rec(max)} / (2 * t_{Bit}) \end{array}$$

For proper operation at 20KBit/s (  $t_{Bit}$  = 50 $\mu$ s) the LIN driver has to fulfil the duty cycles specified in chapter 2.4 Dynamic Characteristics for supply voltages of 7 to 18V and the defined standard loads .

Due to this simplified definition there is no need to measure slew rates, slope times, transmitter delays and dominant voltage levels as specified in the LIN physical layer specification 1.3.

The device within the D1/D2 duty cycle range operates also in applications with reduced bus speed of 10.4KBit/s or below.

In order to minimize EME, the slew rates of the transmitter can be reduced (approximately by 2 times). Such devices have to fulfil the duty cycle definition D3/D4 in the LIN physical layer specification 2.0. Devices within this duty cycle range cannot operate in 20KBit/s applications.



# 5.4 Application Circuitry





Figure 10 - Application Circuitry

# 6. Pin Description



Figure 11 - Pin description SOIC8 package

| Pin | Name | Ю-Тур | Description                                                              |  |
|-----|------|-------|--------------------------------------------------------------------------|--|
| 1   | RXD  | 0     | Receive data from BUS to core, LOW in dominant state                     |  |
| 2   | EN   | I     | Enables the normal operation mode when HIGH                              |  |
| 3   | VCC  | Р     | 5V supply input                                                          |  |
| 4   | TXD  | I     | Transmit data from core to BUS, LOW in dominant state                    |  |
| 5   | GND  | G     | Ground                                                                   |  |
| 6   | BUS  | I/O   | LIN bus pin, LOW in dominant state                                       |  |
| 7   | VS   | Р     | Battery input voltage                                                    |  |
| 8   | INH  | 0     | Control output for voltage regulator, termination pin for master pull up |  |



# 7. Mechanical Specification SOIC8



Small Outline Integrated Circiut (SOIC), SOIC 8, 150 mil

|               | A1                                          | В              | С                | D              | E              | е     | Н               | h                | L              | Α              | α        | ZD    | A2             |
|---------------|---------------------------------------------|----------------|------------------|----------------|----------------|-------|-----------------|------------------|----------------|----------------|----------|-------|----------------|
| All Dimension | All Dimension in mm, coplanarity < 0.1 mm   |                |                  |                |                |       |                 |                  |                |                |          |       |                |
| min<br>max    | 0.10<br>0.25                                | 0.36<br>0.46   | 0.19<br>0.25     | 4.80<br>4.98   | 3.81<br>3.99   | 1.27  | 5.80<br>6.20    | 0.25<br>0.50     | 0.41<br>1.27   | 1.52<br>1.72   | 0°<br>8° | 0.53  | 1.37<br>1.57   |
| All Dimension | All Dimension in inch, coplanarity < 0.004" |                |                  |                |                |       |                 |                  |                |                |          |       |                |
| min<br>max    | 0.004<br>0.0098                             | 0.014<br>0.018 | 0.0075<br>0.0098 | 0.189<br>0.196 | 0.150<br>0.157 | 0.050 | 0.2284<br>0.244 | 0.0099<br>0.0198 | 0.016<br>0.050 | 0.060<br>0.068 | 0°<br>8° | 0.021 | 0.054<br>0.062 |



# 8. Tape and Reel Specification

# 8.1 Tape Specification



# Standard Reel with diameter of 13"

| Package | Parts per Reel | Width | Pitch |  |  |
|---------|----------------|-------|-------|--|--|
| SOIC8   | 2500           | 12 mm | 8 mm  |  |  |

| D <sub>0</sub> | E            | P <sub>0</sub> | P <sub>2</sub> | T <sub>max</sub> | T <sub>1 max</sub> | G <sub>1 min</sub> | G <sub>2 min</sub> | B <sub>1 max</sub> | D <sub>1 min</sub> | F            | P <sub>1</sub> | R <sub>min</sub> | T <sub>2 max</sub> | W            |
|----------------|--------------|----------------|----------------|------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------|----------------|------------------|--------------------|--------------|
| 1.5<br>0.1     | 1.75<br>±0.1 | 4.0<br>±0.1    | 2.0<br>±0.05   | 0.6              | 0.1                | 0.75               | 0.75               | 8.2                | 1.5                | 5.5<br>±0.05 | 4.0<br>±0.1    | 30               | 6.5                | 12.0<br>±0.3 |

 $A_0,\,B_0,\,K_0$  can be calculated with package specification. Cover Tape width 9.2 mm.



# 8.2 Reel Specification



| A <sub>max</sub> | B*       | С              | D* <sub>min</sub> |
|------------------|----------|----------------|-------------------|
| 330              | 2.0 ±0.5 | 13.0 +0,5/-0,2 | 20.2              |

| Width of half reel | N <sub>min</sub> | <b>W</b> <sub>1</sub> | W <sub>2 max</sub> |
|--------------------|------------------|-----------------------|--------------------|
| 4 mm               | 100,0            | 4,4                   | 7,1                |
| 8 mm               | 100,0            | 8,4                   | 11,1               |

June 2012

**Rev 009** 



# **Enhanced SoloLIN Transceiver**

# 9. ESD/EMC Remarks

#### 9.1 General Remarks

Electronic semiconductor products are sensitive to Electro Static Discharge (ESD). Always observe Electro Static Discharge control procedures whenever handling semiconductor products.

#### 9.2 ESD-Test

The TH8082 is tested according MIL883D (human body model).

#### 9.3 EMC

The test on EMC impacts is done according to ISO 7637-1 for power supply pins and ISO 7637-3 for data-and signal pins.

Power Supply pin VS:

| Testpulse | Condition                                                                            | Duration             |
|-----------|--------------------------------------------------------------------------------------|----------------------|
| 1         | $t_1 = 5 \text{ s / } U_S = -100 \text{ V / } t_D = 2 \text{ ms}$                    | 5000 pulses          |
| 2         | $t_1 = 0.5 \text{ s} / U_S = 100 \text{ V} / t_D = 0.05 \text{ ms}$                  | 5000 pulses          |
| 3a/b      | U <sub>S</sub> = -150 V/ U <sub>S</sub> = 100 V<br>burst 100ns / 10 ms / 90 ms break | 1h                   |
| 5         | $R_i = 0.5 \ \Omega, \ t_D = 400 \ ms$<br>$t_r = 0.1 \ ms \ / \ U_P + U_S = 40 \ V$  | 10 pulses every 1min |

Data- and signal pins EN, BUS:

| Testpulse | Condition                                                                            | Duration    |
|-----------|--------------------------------------------------------------------------------------|-------------|
| 1         | $t_1 = 5 \text{ s / } U_S = -100 \text{ V / } t_D = 2 \text{ ms}$                    | 1000 pulses |
| 2         | $t_1 = 0.5 \text{ s} / U_S = 100 \text{ V} / t_D = 0.05 \text{ ms}$                  | 1000 pulses |
| 3a/b      | U <sub>S</sub> = -150 V/ U <sub>S</sub> = 100 V<br>burst 100ns / 10 ms / 90 ms break | 1000 burst  |



# 10. Standard information regarding manufacturability of Melexis products with different soldering processes

Our products are classified and qualified regarding soldering technology, solderability and moisture sensitivity level according to following test methods:

#### Reflow Soldering SMD's (Surface Mount Devices)

- IPC/JEDEC J-STD-020
   Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)
- EIA/JEDEC JESD22-A113
   Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing (reflow profiles according to table 2)

#### Wave Soldering SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

- EN60749-20
  - Resistance of plastic- encapsulated SMD's to combined effect of moisture and soldering heat
- EIA/JEDEC JESD22-B106 and EN60749-15
   Resistance to soldering temperature for through-hole mounted devices

#### Iron Soldering THD's (Through Hole Devices)

EN60749-15
 Resistance to soldering temperature for through-hole mounted devices

#### Solderability SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

 EIA/JEDEC JESD22-B102 and EN60749-21 Solderability

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

Melexis is contributing to global environmental conservation by promoting **lead free** solutions. For more information on qualifications of **RoHS** compliant products (RoHS = European directive on the Restriction Of the use of certain Hazardous Substances) please visit the quality page on our website: <a href="http://www.melexis.com/quality.aspx">http://www.melexis.com/quality.aspx</a>



## **Enhanced SoloLIN Transceiver**

# 11. Disclaimer

Devices sold by Melexis are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. Melexis makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Melexis reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.

The information furnished by Melexis is believed to be correct and accurate. However, Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of Melexis' rendering of technical or other services.

© 2012 Melexis NV. All rights reserved.

For the latest version of this document, go to our website at www.melexis.com

Or for additional information contact Melexis Direct:

Europe, Africa, Asia: America:
Phone: +32 1367 0495 Phone: +1 248 306 5400
E-mail: sales\_europe@melexis.com E-mail: sales\_usa@melexis.com

ISO/TS 16949 and ISO14001 Certified



# **Enhanced SoloLIN Transceiver**

# Your notes