# 2-Mbit (128 K × 18) Flow-Through Sync SRAM #### **Features** - 128 K × 18 common I/O - 3.3 V core power supply - 3.3- / 2.5-V I/O supply - Fast clock-to-output times □ 6.5 ns (133 MHz version) - Provide high-performance 2-1-1-1 access rate - User-selectable burst counter supporting Intel<sup>®</sup> Pentium<sup>®</sup> interleaved or linear burst sequences - Separate processor and controller address strobes - Synchronous self-timed write - Asynchronous output enable - Offered in JEDEC-standard Pb-free 100-pin thin quad flat pack (TQFP) package - "ZZ" sleep mode option #### **Functional Description** The CY7C1324H $^{[1]}$ is a 128 K × 18 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133 MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable $(\overline{CE}_1)$ , depth-expansion Chip Enables $(\overline{CE}_2)$ and $\overline{CE}_3$ , Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BW<sub>[A:B]</sub>, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin. The CY7C1324H allows either interleaved or linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses can be initiated with the Processor Address Strobe (ADSP) or the cache Controller Address Strobe (ADSC) inputs. Address advancement is controlled by the Address Advancement (ADV) input. Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV). The CY7C1324H operates from a +3.3 V core power supply while all outputs may operate with either a +3.3 V or +2.5 V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible. #### Selection Guide | | 133 MHz | Unit | |---------------------------|---------|------| | Maximum access time | 6.5 | ns | | Maximum operating current | 225 | mA | | Maximum standby current | 40 | mA | Note <sup>1.</sup> Refer to the application note, SRAM System Design Guidelines for more information on best-practices recommendations. # **Logic Block Diagram** ## Contents | 2-Mbit (128 K × 18) Flow-Through Sync SRAM | 1 | |--------------------------------------------|---| | Features | 1 | | Functional Description | 1 | | Selection Guide | 1 | | Logic Block Diagram | 2 | | Pin Configurations | | | Pin Definitions | 5 | | Functional Overview | 6 | | Single Read Accesses | 6 | | Single Write Accesses Initiated by ADSP | | | Single Write Accesses Initiated by ADSC | | | Burst Sequences | | | Sleep Mode | 7 | | Interleaved Burst Address Table | | | (MODE = Floating or VDD) | 7 | | Linear Burst Address Table (MODE = GND) | | | ZZ Mode Electrical Characteristics | | | Truth Table | | | Truth Table for Read/Write | | | Maximum Ratings | g | |-----------------------------------------|----| | Operating Range | | | Electrical Characteristics | | | Capacitance | 10 | | Thermal Resistance | | | Switching Characteristics | | | Timing Diagrams | | | Ordering Information | 16 | | Ordering Code Definitions | | | Package Diagram | 16 | | Acronyms | 17 | | Document Conventions | | | Units of Measure | 17 | | Document History Page | 18 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC Solutions | 10 | # **Pin Configurations** Figure 1. 100-Pin TQFP Pinout<sup>[2]</sup> #### Note <sup>2.</sup> Refer to the application note, AN4025 for more information on SRAM address and I/O pin order. # **Pin Definitions** | Synchronous edge of the CLK if ADSP or ADSC is active LOW, and CE <sub>1</sub> , CE <sub>2</sub> , and CE <sub>3</sub> are sampled active. Agr. by feet the 2-bit counter. BWA, BWB | Name | I/O | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Synchronous SRAM. Sampled on the rising edge of CLK. | A0, A1, A | | | | Synchronous global Write is conducted (ALL bytes are written, regardless of the values on \( \textit{BWE} \) Synchronous | $\overline{BW}_{A,}\overline{BW}_{B}$ | | | | Synchronous be asserted LOW to conduct a Byte Write. | GW | | <b>Global Write Enable Input, active LOW</b> . When asserted LOW on the rising edge of $CLK$ , a global Write is conducted (ALL bytes are written, regardless of the values on $BW_{[A:B]}$ and $BWE$ ). | | Durst counter when ADV is asserted LOW, during a burst operation. Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>2</sub> and CE <sub>3</sub> to select/deselect the device. ADSP is ignored if CE <sub>1</sub> is HIGH. CE <sub>1</sub> is sampled only when a new external address is loaded. Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>3</sub> and CE <sub>3</sub> to select/deselect the device. CE <sub>2</sub> is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>1</sub> and CE <sub>2</sub> to select/deselect the device. CE <sub>2</sub> is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>1</sub> and CE <sub>2</sub> to select/deselect the device. CE <sub>3</sub> is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Active LOW address Strobe from Processor, sampled on the rising edge of CLK. Active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. Altigory and ADSP is recognized. ASDP is ignored when CE <sub>1</sub> is deasserted HIGH. Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. Altigory and ADSP in a pas an internal pull-down. Chip Enable 3 Input, active HIGH. When asserted HIGH pl | BWE | | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a Byte Write. | | Synchronous with CE2 and CE3 to select/deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is sampled only when a new external address is loaded. Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with CE1 and CE3 to select/deselect the device. CE2 is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1 and CE2 to select/deselect the device. CE3 is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1 and CE2 to select/deselect the device. CE3 is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1 and CE2 to select/deselect the device. CE3 is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1 and CE2 to select/deselect the device. CE3 is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK, Used in conjunction with CE1 and CE2 to select/deselect the device. CE3 is sampled only when a new external address is loaded. Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK, when asserted, it automatically increments the address in a burst cycle. Advance Input synchronous Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. Af1.30 are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. Af1.30 are also loaded into the burst counter. When ADSP and ADSC are both asserte | CLK | Input-Clock | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | Synchronous With CE <sub>1</sub> and CE <sub>3</sub> to select/deselect the device. CE <sub>2</sub> is sampled only when a new external address is loaded. | CE <sub>1</sub> | | with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. $\overline{CE}_1$ is sampled | | Synchronous with CE <sub>1</sub> and CE <sub>2</sub> to select/deselect the device. CE <sub>3</sub> is sampled only when a new external address is loaded. Input- | CE <sub>2</sub> | | with $\overline{CE}_1$ and $\overline{CE}_3$ to select/deselect the device. $\overline{CE}_2$ is sampled only when a new external | | Asynchronous When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the first clock of a Read cycle when emerging from a deselected state. ADV Input-Synchronous Inp | CE <sub>3</sub> | | with $\overline{CE}_1$ and $\overline{CE}_2$ to select/deselect the device. $\overline{CE}_3$ is sampled only when a new external | | Synchronous Increments the address in a burst cycle. | ŌĒ | | When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the first clock of a Read cycle when emerging from | | Synchronous asserted LOW, addresses presented to the device are captured in the address registers. A [1:0] are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when CE1 is deasserted HIGH Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A [1:0] are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ZZ "sleep" Input, active HIGH. When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. DQs DQPA, DQPB I/O-Synchronous Bidirectional Data I/O Lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP [A:B] are placed in a tristate condition. Power supply inputs to the core of the device. | ADV | | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. | | Synchronous asserted LOW, addresses presented to the device are captured in the address registers. A[1:0] are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ZZ "sleep" Input, active HIGH. When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. DQs DQPA, DQPB Synchronous Bidirectional Data I/O Lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP[A:B] are placed in a tristate condition. Power Supply inputs to the core of the device. | ADSP | | A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, | | Asynchronous "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. DQs DQPA, DQPB Synchronous Bidirectional Data I/O Lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP[A:B] are placed in a tristate condition. Power Supply Power supply inputs to the core of the device. | ADSC | | A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, | | DQP <sub>A</sub> , DQP <sub>B</sub> Synchronous by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP <sub>[A:B]</sub> are placed in a tristate condition. Power Supply Power supply inputs to the core of the device. | ZZ | | <b>ZZ</b> "sleep" Input, active HIGH. When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. | | Supply | | | direction of the pins is controlled by $\overline{OE}$ . When $\overline{OE}$ is asserted LOW, the pins behave as outputs. | | | $V_{DD}$ | | Power supply inputs to the core of the device. | | V <sub>SS</sub> Ground Ground for the device. | $V_{SS}$ | Ground | Ground for the device. | #### Pin Definitions (continued) | Name | I/O | Description | |-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DDQ}$ | I/O power supply | Power supply for the I/O circuitry. | | MODE | Input-static | Selects Burst Order. When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. | | NC | | No Connects. Not internally connected to the die. 4M, 9M, 18M, 72M, 144M, 288M, 576M, and 1G are address expansion pins and are not internally connected to the die. | #### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CDV}$ ) is 6.5 ns (133 MHz device). The CY7C1324H supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486™ processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user-selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW<sub>[A:B]</sub>) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous Chip Selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous Output Enable $(\overline{OE})$ provide for easy bank selection and output tristate control. ADSP is ignored if $\overline{CE}_1$ is HIGH. #### Single Read Accesses A single read access is initiated when the following conditions are satisfied at clock rise: (1) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are all asserted active, and (2) ADSP or ADSC is asserted LOW (if the access is initiated by ADSC, the write inputs must be deasserted during this first cycle). The address presented to the address inputs is latched into the address register and the burst counter/control logic and presented to the memory core. If the OE input is asserted LOW, the requested data is available at the data outputs a maximum to $t_{CDV}$ after clock rise. ADSP is ignored if $\overline{CE_1}$ is HIGH. #### Single Write Accesses Initiated by ADSP This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ are all asserted active, and (2) $\overline{ADSP}$ is asserted LOW. The addresses presented are loaded into the address register and the burst inputs (GW, BWE, and $\overline{BW}_{[A:B]}$ ) are ignored during this first clock cycle. If the write inputs are asserted active (see Write Cycle Descriptions table for appropriate states that indicate a Write) on the next clock rise, the appropriate data is latched and written into the device. Byte Writes are allowed. During Byte Writes, BWA controls DQA and BWB controls DQB. All I/Os are tristated during a Byte Write. Since this is a common I/O device, the asynchronous $\overline{OE}$ input signal must be deasserted and the I/Os must be tristated prior to the presentation of data to DQs. As a safety precaution, the data lines are tristated once a write cycle is detected, regardless of the state of $\overline{OE}$ . #### Single Write Accesses Initiated by ADSC This write access is initiated when the following conditions are satisfied at clock rise: (1) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are all asserted active, (2) ADSC is asserted LOW, (3) ADSP is deasserted HIGH, and (4) the write input signals (GW, BWE, and BW[A:B]) indicate a write access. ADSC is ignored if ADSP is active LOW. The addresses presented are loaded into the address register and the burst counter/control logic and delivered to the memory core. The information presented to DQ[A:D] is written into the specified address location. Byte Writes are allowed. During Byte Writes, BWA controls DQA and BWB controls DQB. All I/Os are tristated when a Write is detected, even a Byte Write. Since this is a common I/O device, the asynchronous OE input signal must be deasserted and the I/Os must be tristated prior to the presentation of data to DQs. As a safety precaution, the data lines are tristated once a write cycle is detected, regardless of the state of OE. #### **Burst Sequences** The CY7C1324H provides an on-chip two-bit wraparound burst counter inside the SRAM. The burst counter is fed by A<sub>[1:0]</sub>, and can follow either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE selects a linear burst sequence. A HIGH on MODE selects an interleaved burst order. Leaving MODE unconnected causes the device to default to an interleaved burst sequence. Document Number: 001-00208 Rev. \*D Page 6 of 19 ### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of tzzrec after the ZZ input returns LOW. # Interleaved Burst Address Table (MODE = Floating or V<sub>DD</sub>) | First<br>Address<br>A1, A0 | Second<br>Address<br>A1, A0 | Third<br>Address<br>A1, A0 | Fourth<br>Address<br>A1, A0 | |----------------------------|-----------------------------|----------------------------|-----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | # **Linear Burst Address Table (MODE = GND)** | First<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Second<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Third<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Fourth<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | |-----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|-----------------------------------|---------------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | | 40 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2 V | 2t <sub>CYC</sub> | | ns | | $t_{ZZI}$ | ZZ Active to sleep current | This parameter is sampled | | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | | ns | #### **Truth Table** | Cycle Description <sup>[3, 4, 5, 6]</sup> | Address<br>Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WE | ŌE | CLK | DQ | |-------------------------------------------|-----------------|-----------------|-----------------|-----------------|----|------|------|-----|----|----|-----|----------| | Deselected cycle, power-down | None | Н | Х | Х | L | Х | L | Χ | Х | Χ | L-H | Tristate | | Deselected cycle, power-down | None | L | L | Х | L | L | Х | Χ | Х | Χ | L-H | Tristate | | Deselected cycle, power-down | None | L | Х | Н | L | L | Х | Χ | Х | Χ | L-H | Tristate | | Deselected cycle, power-down | None | L | L | Χ | L | Н | L | Χ | Х | Χ | L-H | Tristate | | Deselected cycle, power-down | None | Х | Х | Χ | L | Н | L | Χ | Х | Χ | L-H | Tristate | | Sleep mode, power-down | None | Х | Х | Х | Н | Х | Х | Χ | Х | Χ | Х | Tristate | | Read cycle, begin burst | External | L | Н | L | L | L | Х | Χ | Х | L | L-H | Q | | Read cycle, begin burst | External | L | Н | L | L | L | Х | Χ | Х | Н | L-H | Tristate | | Write cycle, begin burst | External | L | Н | L | L | Н | L | Χ | L | Χ | L-H | D | | Read cycle, begin burst | External | L | Н | L | L | Н | L | Χ | Н | L | L-H | Q | | Read cycle, begin burst | External | L | Н | L | L | Н | L | Χ | Н | Н | L-H | Tristate | | Read cycle, continue burst | Next | Х | Х | Х | L | Н | Н | L | Н | L | L-H | Q | | Read cycle, continue burst | Next | Х | Х | Х | L | Н | Н | L | Н | Н | L-H | Tristate | | Read cycle, continue burst | Next | Н | Х | Χ | L | Х | Н | L | Н | L | L-H | Q | | Read cycle, continue burst | Next | Н | Х | Χ | L | Х | Н | L | Н | Н | L-H | Tristate | | Write cycle, continue burst | Next | Х | Х | Χ | L | Н | Н | L | L | X | L-H | D | Document Number: 001-00208 Rev. \*D Page 7 of 19 #### **Truth Table** | Cycle Description <sup>[3, 4, 5, 6]</sup> | Address<br>Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WE | OE | CLK | DQ | |-------------------------------------------|-----------------|-----------------|-----------------|-----------------|----|------|------|-----|----|----|-----|----------| | Write cycle, continue burst | Next | Н | Х | Х | L | Х | Н | L | L | Х | L-H | D | | Read cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L-H | Q | | Read cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | Н | Н | L-H | Tristate | | Read cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L-H | Q | | Read cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L-H | Tristate | | Write cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | L | Х | L-H | D | | Write cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | L | Χ | L-H | D | #### **Truth Table for Read/Write** | Function <sup>[3, 4]</sup> | GW | BWE | BW <sub>B</sub> | BW <sub>A</sub> | |-----------------------------------|----|-----|-----------------|-----------------| | Read | Н | Н | X | Х | | Read | Н | L | Н | Н | | Write byte (A, DQP <sub>A</sub> ) | Н | L | Н | L | | Write byte (B, DQP <sub>B</sub> ) | Н | L | L | Н | | Write all bytes | Н | L | L | L | | Write all bytes | L | Х | Х | Х | #### Notes Document Number: 001-00208 Rev. \*D <sup>3.</sup> X = "Do not care." H = Logic HIGH, L =Logic LOW. WRITE = L when any one or more Byte Write Enable signals (BWA, BWB) and BWE = L or GW = L. WRITE = H when all Byte Write Enable signals (BWA, BWB), BWE, GW = H.The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. The SRAM always initiates a Read cycle when ADSP is asserted regardless of the state of GW, BWE, or BWA, BWITE = H when all Byte Write Enable signals (BWA, BWB), BWE, GW = H.The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. The SRAM always initiates a Read cycle when ADSP is asserted regardless of the state of GW, BWE, or BWA, BWE, or BWA, BWE are sufficiently as a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tristate. OE is a don't care for the remainder of the write cycle. $<sup>\</sup>overline{\text{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tristate when $\overline{\text{OE}}$ is inactive or when the device is deselected, and all data bits behave as output when $\overline{\text{OE}}$ is active (LOW). ### **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Ambient temperature with power applied . -55 °C to +125 °C Supply voltage on $V_{DD}$ relative to GND......-0.5 V to +4.6 V Supply voltage on V<sub>DDQ</sub> relative to GND...... –0.5 V to +V<sub>DD</sub> DC voltage applied to outputs in tristate–0.5 V to $V_{\rm DDQ}$ + 0.5 V DC input voltage ...... -0.5 V to $V_{DD}$ + 0.5 V Current into outputs (LOW) .......20 mA | Static discharge voltage | > 2001 V | |--------------------------------|----------| | (per MIL-STD-883, Method 3015) | | | Latch-up Current | > 200 mA | ### **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|------------------------|-----------------|--------------------| | Commercial | 0 °C to +70 °C | 3.3 V | 2.5 V -5% | | Industrial | –40 °C to +85 °C | <b>–5%/+10%</b> | to V <sub>DD</sub> | #### **Electrical Characteristics** Over the operating range [7, 8] | Parameter | Description | Test Condit | Min | Max | Unit | | |------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------|------------|------------|-------------------------|----| | $V_{DD}$ | Power supply voltage | | 3.135 | 3.6 | V | | | $V_{DDQ}$ | I/O supply voltage For 3.3 V I/O | | | | $V_{DD}$ | V | | | | For 2.5 V I/O | | 2.375 | 2.625 | V | | V <sub>OH</sub> | Output HIGH voltage | For 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | | 2.4 | | V | | | | For 2.5 V I/O, I <sub>OH</sub> = -1.0 mA | | 2.0 | | | | $V_{OL}$ | Output LOW voltage | For 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | | | 0.4 | V | | | | For 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | | | 0.4 | | | $V_{IH}$ | Input HIGH voltage | For 3.3 V I/O | | 2.0 | V <sub>DD</sub> + 0.3 V | V | | | | For 2.5 V I/O | | 1.7 | V <sub>DD</sub> + 0.3 V | | | $V_{IL}$ | Input LOW voltage <sup>[7]</sup> | For 3.3 V I/O | | -0.3 | 0.8 | V | | | | For 2.5 V I/O | -0.3 | 0.7 | | | | I <sub>X</sub> | Input leakage current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | <b>–</b> 5 | 5 | μA | | | | Input current of MODE Input = V <sub>SS</sub> | | | -30 | | μΑ | | | | Input = V <sub>DD</sub> | | | 5 | μΑ | | | Input current of ZZ | Input = V <sub>SS</sub> | | <b>-</b> 5 | | μΑ | | | | Input = V <sub>DD</sub> | | | 30 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_I \le V_{DDQ}$ , output disab | ed | -5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> operating supply current | V <sub>DD</sub> = Max, I <sub>OUT</sub> = 0 mA,<br>f = f <sub>MAX</sub> = 1/t <sub>CYC</sub> | | | 225 | mA | | I <sub>SB1</sub> | Automatic CE<br>power-down<br>current—TTL inputs | | | | 90 | mA | | I <sub>SB2</sub> | Automatic CE<br>power-down<br>Current—CMOS inputs | | | | 40 | mA | #### Notes Document Number: 001-00208 Rev. \*D Overshoot: V<sub>IH</sub>(AC) < V<sub>DD</sub> +1.5 V (Pulse width less than t<sub>CYC</sub>/2), undershoot: V<sub>IL</sub>(AC) > -2 V (Pulse width less than t<sub>CYC</sub>/2). T<sub>Power-up</sub>: Assumes a linear ramp from 0 V to V<sub>DD</sub>(min) within 200 ms. During this time V<sub>IH</sub> < V<sub>DD</sub> and V<sub>DDQ</sub> ≤ V<sub>DD</sub>. #### **Electrical Characteristics** Over the operating range (continued)<sup>[7, 8]</sup> | Parameter | Description | Test Condit | tions | Min | Max | Unit | | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|--| | I <sub>SB3</sub> | Automatic CE<br>power-down<br>current—CMOS inputs | $\label{eq:maximum} \begin{aligned} &\text{Maximum V}_{DD},\\ &\text{device deselected},\\ &V_{IN} \geq V_{DDQ} - 0.3 \text{ V or}\\ &V_{IN} \leq 0.3 \text{ V,}\\ &f = f_{MAX}, \text{ inputs switching} \end{aligned}$ | 7.5 ns cycle, 133 MHz | | 75 | mA | | | I <sub>SB4</sub> | | | 7.5 ns cycle, 133 MHz | | 45 | mA | | # Capacitance | Parameter <sup>[9]</sup> | Description | Test Conditions | 100 TQFP<br>Max | Unit | |--------------------------|-------------------------|------------------------------------|-----------------|------| | C <sub>IN</sub> | Input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz, | 5 | pF | | C <sub>CLK</sub> | Clock input capacitance | $V_{DD} = 3.3 \text{ V}$ | 5 | pF | | C <sub>I/O</sub> | I/O capacitance | V <sub>DDQ</sub> = 2.5 V | 5 | pF | #### **Thermal Resistance** | Parameter <sup>[9]</sup> | Description | Test Conditions | 100 TQFP<br>Package | Unit | |--------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|------| | $\Theta_{JA}$ | , | Test conditions follow standard test methods and procedures for measuring thermal impedance, per | 30.32 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | EIA/JESD51 | 6.85 | °C/W | Figure 2. AC Test Loads and Waveforms #### Note Document Number: 001-00208 Rev. \*D <sup>9.</sup> Tested initially and after any design or process change that may affect these parameters. # **Switching Characteristics** Over the operating range<sup>[10, 11]</sup> | D | December 11 and 12 and 13 | -1 | | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------| | Parameter | Description | Min | Max | - Units | | t <sub>POWER</sub> | V <sub>DD</sub> (typical) to the first access <sup>[12]</sup> | 1 | | ms | | Clock | | | | • | | t <sub>CYC</sub> | Clock cycle time | 7.5 | | ns | | t <sub>CH</sub> | Clock HIGH | 2.5 | | ns | | t <sub>CL</sub> | Clock LOW | 2.5 | | ns | | Output Time | s | | | • | | t <sub>CDV</sub> | Data output valid after CLK Rise | | 6.5 | ns | | t <sub>DOH</sub> | Data output hold after CLK Rise | 2.0 | | ns | | t <sub>CLZ</sub> | Clock to low Z <sup>[13, 14, 15]</sup> | 0 | | ns | | t <sub>CHZ</sub> | Clock to high Z <sup>[13, 14, 15]</sup> | | 3.5 | ns | | t <sub>OEV</sub> | OE LOW to output valid | | 3.5 | ns | | t <sub>OELZ</sub> | OE LOW to output low Z <sup>[13, 14, 15]</sup> | 0 | | ns | | t <sub>OEHZ</sub> | OE HIGH to output high Z <sup>[13, 14, 15]</sup> | | 3.5 | ns | | Setup Times | | | | | | t <sub>AS</sub> | Address setup before CLK rise | 1.5 | | ns | | t <sub>ADS</sub> | ADSP, ADSC setup before CLK rise | 1.5 | | ns | | t <sub>ADVS</sub> | ADV setup before CLK rise | 1.5 | | ns | | t <sub>WES</sub> | GW, BWE, BW <sub>[A:B]</sub> setup before CLK Rise | 1.5 | | ns | | t <sub>DS</sub> | Data input setup before CLK rise | 1.5 | | ns | | t <sub>CES</sub> | Chip enable setup | 1.5 | | ns | | Hold Times | | | | | | t <sub>AH</sub> | Address hold after CLK rise | 0.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC hold after CLK rise | 0.5 | | ns | | t <sub>WEH</sub> | GW, BWE, BW <sub>[A:B]</sub> hold after CLK rise | 0.5 | | ns | | t <sub>ADVH</sub> | ADV hold after CLK rise | 0.5 | | ns | | t <sub>DH</sub> | Data input hold after CLK rise | 0.5 | | ns | | t <sub>CEH</sub> | Chip enable hold after CLK rise | 0.5 | | ns | <sup>10.</sup> Timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and 1.25 V when V<sub>DDQ</sub> = 2.5 V 11. Test conditions shown in (a) of AC Test Loads unless otherwise noted. 12. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied higher than V<sub>DD</sub>(minimum) initially before a read or write operation can be initiated. <sup>13.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 14. At any voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve high Z prior to low Z under the same system conditions. 15. This parameter is sampled and not 100% tested. # **Timing Diagrams** <sup>16.</sup> On this diagram, when $\overline{CE}$ is LOW, $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH, $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. # Timing Diagrams (continued) # Timing Diagrams (continued) Notes 18. The data bus (Q) remains in high Z following a write cycle unless an ADSP, ADSC, or ADV cycle is performed. 19. GW is HIGH. # Timing Diagrams (continued) #### Notes <sup>20.</sup> Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 21. DQs are in High Z when exiting ZZ sleep mode. ### Ordering Information Table 1 lists the CY7C1324H key package features and ordering codes. The table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products. Table 1. Key Features and Ordering Information | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |----------------|------------------|--------------------|-----------------------------------------|--------------------| | 133 | CY7C1324H-133AXC | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Commercial | #### **Ordering Code Definitions** ### **Package Diagram** 100 Lead Thin Plastic Quad Flatpack 14 X 20 X 1.4mm Document Number: 001-00208 Rev. \*D Page 16 of 19 # **Acronyms** Table 2. Acronyms Used in this Document | Acronym Description | | |-------------------------------------------------|---------------------| | I/O | input/output | | JEDEC joint electron device engineering council | | | TQFP | thin quad flat pack | # **Document Conventions** ### **Units of Measure** Table 3. Units of Measure | Symbol | Unit of Measure | | | |-----------------|-----------------|--|--| | °C | degree Celsius | | | | MHz megahertz | | | | | μΑ | micro amperes | | | | mA | milliamperes | | | | mm | millimeters | | | | ns nano seconds | | | | | Ω | ohms | | | | % | percent | | | | pF | pico Farad | | | | V volts | | | | | W | watts | | | # **Document History Page** | Document Title: CY7C1324H 2-Mbit (128 K × 18) Flow-Through Sync SRAM<br>Document Number: 001-00208 | | | | | | |----------------------------------------------------------------------------------------------------|---------|----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision ECN Orig. of Change Date | | | Description of Change | | | | ** | 347377 | PCI | See ECN | New datasheet | | | *A | 428408 | NXR | See ECN | Converted from Preliminary to Final. Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Removed 100 MHz Speed-bin Changed Three-State to tristate. Modified "Input Load" to "Input Leakage Current except ZZ and MODE" in the Electrical Characteristics Table. Modified test condition from $V_{IH} \leq V_{DD}$ to $V_{IH} < V_{DD}$ Replaced Package Name column with Package Diagram in the Ordering Information table. Updated the Ordering Information Table. Replaced Package Diagram of 51-85050 from *A to *B | | | *B | 459347 | NXR | See ECN | Included 2.5 V I/O option Updated the Ordering Information table. | | | *C | 2897120 | NJY | 03/22/10 | Removed inactive parts from Ordering Information table; Updated package diagram. | | | *D | 3025128 | RAJA/NJY | 09/08/10 | Template update. Added ordering code definitions, acronyms, units of measure, reference documents, and table of contents. | | #### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory Optical & Image Sensing **PSoC Touch Sensing USB Controllers** cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/automotive cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2005-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-00208 Rev. \*D Revised October 8, 2010 Page 19 of 19