



Doc. # 001-43368 Rev. \*\*

Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709 Phone (USA): 800.858.1810 (Intnl): 408.943.2600 www.cypress.com

## Contents

- 1. Kit Contents
- 2. CY3280-BBM Kit CD Contents
- 3. Getting Started
- 4. Review CapSense Best Practices
- 5. Explore Additional CapSense Resources

# 1. Kit Contents

- CY3280-BBM Universal CapSense<sup>™</sup> Prototyping Module
- CY3280-BBM Universal CapSense<sup>™</sup> Prototyping Module Kit CD
- CY3280-BBM Quick Start Booklet

# 2. CY3280-BBM Kit CD Contents

- Hardware schematics
- Gerber files
- CapSense documentation

# 3. Getting Started

The CY3280-BBM Universal CapSense<sup>™</sup> Prototyping Module provides access to every signal routed to the 44-pin connector on the attached controller board(s). Use the Prototyping Module board in conjunction with a Universal CapSense Controller board to implement additional functionality that is not part of the other single-purpose Universal CapSense Module boards.

## CY3280-BBM Bread Module



# 4. Review CapSense Best Practices

The Universal CapSense Controller was created using the best practices for CapSense layout. To enable universality and development of the kit and its projects, certain design elements have been changed from what is recommended for final products. Below is a list of the design features in the Universal CapSense Controller and what to change for final products.

| Design<br>Feature                                                    | Reason                                                                                                                                                                    | Impact                                                                                                                                                                                     | Recommended<br>Change                                                                                                                                       |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sensing traces<br>routed through<br>a connector to<br>sensors.       | Buttons, sliders, and<br>LEDs are placed on the<br>module board to allow for<br>greater flexibility with<br>custom modules for<br>development and<br>subsequent releases. | Connectors increase the<br>parasitic capacitance of<br>the sensors, effectively<br>reducing their sensitivity.<br>Connectors also create<br>another path for noise to<br>enter the system. | Sensors and control<br>circuitry should be<br>located on the same<br>printed circuit board.<br>Lower parasitic<br>capacitance by reducing<br>trace lengths. |
| Sensing traces<br>routed to other<br>schematic<br>elements.          | Universality of the board enabled by population/ depopulation of $0-\Omega$ resistors.                                                                                    | Solder pads of 0-Ω<br>resistors increase<br>parasitic capacitance.                                                                                                                         | Route traces directly to sensing elements. Use as few $0-\Omega$ resistors as possible.                                                                     |
| Sensing traces<br>located on the<br>top layer.                       | Using vias to route<br>traces to bottom of board<br>and back to connector<br>increases parasitic<br>capacitance.                                                          | Possible noise sensitivity<br>to stimulus on top side of<br>board. Finger presses on<br>routing of control board<br>can lead to sensor<br>activation.                                      | Route sensing traces on<br>non-user side of printed<br>circuit board. Route<br>sensing traces as far<br>from noise sources as<br>possible.                  |
| Several<br>regulators<br>used, including<br>a variable<br>regulator. | Demonstration of<br>CapSense at several<br>voltages.                                                                                                                      | Global and User Module<br>parameters may need to<br>be verified with changing<br>power supply.                                                                                             | Supply one regulated voltage to PSoC.                                                                                                                       |
| Test point on CMOD.                                                  | Accessibility of charge/<br>discharge waveforms.                                                                                                                          | A test point increases<br>noise sensitivity by<br>acting as an antenna.                                                                                                                    | Solder pad test points<br>for leads offer better<br>noise immunity if test<br>points are required.                                                          |

| Design<br>Feature                                                       | Reason                                                                                                         | Impact                                                                                                                                  | Recommended<br>Change                                                                                                  |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| GND spacing is<br>generalized for<br>noise immunity<br>and sensitivity. | Universality of kit<br>required middle-ground<br>on many parameters.                                           | Design is not optimized<br>for high-noise or very<br>thick overlays.                                                                    | Increase spacing for<br>thicker overlays and<br>better sensitivity.<br>Decrease spacing for<br>greater noise immunity. |
| Connection to<br>shield<br>electrode is<br>through a<br>jumper.         | Flexibility of module<br>boards for both CSD and<br>CSA control boards.                                        | Higher resistance paths<br>can impair performance<br>of shield electrode in<br>CSD projects.                                            | Dedicated trace for<br>shield electrode.<br>Remove jumpers<br>wherever possible.                                       |
| ESD protection<br>circuitry is not<br>included.                         | Development/evaluation<br>platform without<br>consistent overlay is<br>inherently vulnerable to<br>ESD events. | Direct or air-separated<br>ESD testing may impair<br>operation or damage<br>circuitry. +/-2kV limit on<br>PSoC pins (see<br>datasheet). | Include an overlay and ESD protection circuitry.                                                                       |
| User Module<br>Parameters set<br>to supplied<br>overlay<br>thicknesses. | Projects optimized for<br>supplied hardware.                                                                   | Sensitivity may not be<br>high enough for very<br>thick overlays.                                                                       | Thicker overlays may<br>require verification of<br>parameters to ensure<br>proper operation.                           |
| Unused pins<br>are not routed<br>directly to<br>GND.                    | Pins brought out to<br>connector for<br>subsequent modules or<br>custom designs.                               | Possible noise path.                                                                                                                    | Tie unused sensing<br>traces directly to<br>ground.                                                                    |
| $0-\Omega$ Resistors<br>populated<br>throughout.                        | Universality of the board enabled by population/ depopulation of $0-\Omega$ resistors.                         | Solder pads of 0-Ω<br>resistors increase<br>parasitic capacitance.                                                                      | Route traces directly to sensing elements. Use as few $0-\Omega$ resistors as possible.                                |

# 5. Explore Additional CapSense Resources

Cypress provides a wealth of information about CapSense, and more is frequently added. Many sample documents, schematics, layouts, guidelines, and other CapSense documents are available on the CD and the others are at www.cypress.com. To find documentation online:

- a. Go to www.cypress.com.
- b. Click on the **Documentation** link.
- c. Select the type of documentation you are looking for from the **Resource Types** list.
- d. Type the part number or document number into the **Search in Design Resources** field.
- e. Click the Search button .

### CapSense DataSheets

- CY8C20x34, Up to 28 IOs for Touch Sensing (CSA), LEDs, and GPIOs
- CY8C21x34, Up to 28 IOs for Touch Sensing (CSD), LEDs, and GPIOs
- CY8C24x94, Up to 56 IOs for Touch Sensing (Supports Multiple CapSense Methods) and Full Speed USB Compliant

### **CapSense Application Notes**

- AN2292, Layout Guidelines for PSoC<sup>TM</sup> CapSense
- AN2318, EMC Design Considerations for PSoC CapSense Applications
- AN2394, CapSense Best Practices
- AN2397, CapSense Data Viewing Tool
- AN2403, Signal-to-Noise Ratio Requirement for CapSense Applications
- AN14459, CapSense Device and Method Selection Guide
- AN2360, Capacitive Sensing Power and Sleep Considerations
- AN2398, Capacitance Sensing Waterproof Capacitance Sensing

### CapSense Technical Articles

### Designer's Guide to Rapid Prototyping of Capacitive Sensors on any Surface

This article discusses how to replace the mechanical buttons on a product with a smooth and sleek touch-sensitive surface. It presents the concept of prototyping capacitive sensors on any nonconductive surface using silver-ink pens and copper tape. Topics included are capacitive sensor basics, silver-ink and copper tape, and construction technique. Measured results are presented for sensors applied to the back side of a simple acrylic sheet. To read more on this topic, click the download links above or view the full article on www.PlanetAnalog.com.

#### Controls & Sensors: Touch Sensors Spread Out

With all the recent excitement about capacitive sensing in portable media players, laptop PCs and mobile handsets, it is easy to forget that such interface technologies have been actively designed into major appliances applications for years. Significant improvements in sensing algorithms and control circuitry have expanded the suite of applications in which the technology can be implemented. Designers are seeing the value of capacitive sensing as a replacement for mechanical buttons and membrane switches, as well as discovering new, exciting applications such as touchscreens and proximity sensors. To read more on this topic, view the full article on www.ApplianceDesign.com.

#### ■ White Paper: Cypress's CapSense Successive Approximation Algorithm

Successive Approximation Algorithm (CSA) is Cypress's new capacitive sensing algorithm for the CY8C20x34 PSoC device family. CSA enables the implementation of an array of capacitive sensors through switched capacitor circuitry, an analog multiplexer and digital counting functions. The hardware configuration works in conjunction with high-level software routines from the CSA User Module found in PSoC Designer to compensate for environmental and physical sensor variations.

#### ■ The Art of Capacitive Touch Sensing

Touch sensors have been around for years, but recent advances in mixed signal programmable devices are making capacitance-based touch sensors a practical and value-added alternative to mechanical switches in a wide range of consumer products. This article walks through a design example of a touch-sensitive button that can be actuated through a thick glass overlay. To read more on this topic, click the download link above or view the full article on www.Embedded.com.

©2008 Cypress Semiconductor Corporation. CapSense<sup>TM</sup>, PSoC Designer<sup>TM</sup>, Programmable System-on-Chip<sup>TM</sup>, and PSoC Express<sup>TM</sup> are trademarks, and PSoC® is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations.

# **Design Support and Resources**

## **PSoC Development Software Online**

All PSoC development software tools are available for download online. For PSoC Express, visit www.cypress.com/psocexpress. For PSoC Designer, visit www.cypress.com/psocdesigner. For PSoC Programmer, visit www.cypress.com/psocprogrammer.

### **PSoC Data Sheets and Application Notes**

For all PSoC device data sheets and detailed application notes, many with complete starter projects, visit www.cypress.com/designresources. In the **Products** column, select "PSoC Mixed-Signal Controllers" and in the **Resource Type** column, select either "Application Notes" or "Datasheets."

### **PSoC Device Selector Guide**

In the PSoC Application Notes section, search for AN2209—The Device Selection Guide for PSoC. It is a useful tool for determining exactly which PSoC device you should use for a specific design project.

## **PSoC Development Tools Selector Guide**

In the PSoC Application Notes section, search for AN2402—The PSoC Development Tools Selector Guide. This is a complete catalog and description of all the development tools that support PSoC devices and when to use them in your design cycle—from concept to production.

## **PSoC On-Demand Training**

Visit www.cypress.com/psoctraining to engage in on-demand self-paced PSoC product and development software training. Learn to design PSoC like the pros, at the introductory, intermediate, and advanced knowledge levels!

## **PSoC On-Site Training**

Email training@cypress.com to enquire about PSoC in-person training seminars at a location near you. Learn design basics, tips, and tricks from the pros to become a PSoC design expert!

## **Online Technical Support**

For knowledge base articles, customer forums, and online application support, visit www.cypress.com and explore support menu.



198 Champion Ct., San Jose, CA 95134 408.943.2600, www.cypress.com



If you have questions, call the Applications Hot Line 425.787.4814 CypressSemiconductorCorporation Doc. # 001-43368 Rev. \*\*