



# 1 Mbit (128K x 8/64K x 16) nvSRAM

#### **Features**

- 20 ns, 25 ns, and 45 ns Access Times
- Internally Organized as 128K x 8 (CY14B101LA) or 64K x 16 (CY14B101NA)
- Hands off Automatic STORE on Power Down with only a Small Capacitor
- STORE to QuantumTrap Nonvolatile Elements Initiated by Software, Device Pin, or AutoStore on Power Down
- RECALL to SRAM Initiated by Software or Power Up
- Infinite Read, Write, and Recall Cycles
- 1 Million STORE Cycles to QuantumTrap
- 20 year Data Retention
- Single 3V +20% to -10% Operation
- Industrial Temperature
- 44/54-Pin TSOP-II, 48-Pin SSOP, and 32-Pin SOIC Packages
- Pb-free and RoHS Compliance

## **Functional Description**

The Cypress CY14B101LA/CY14B101NA is a fast static RAM, with a nonvolatile element in each memory cell. The memory is organized as 128K bytes of 8 bits each or 64K words of 16 bits The embedded nonvolatile elements incorporate QuantumTrap technology, producing the world's most reliable nonvolatile memory. The SRAM provides infinite read and write cycles, while independent nonvolatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control.



- Address  $A_0$   $A_{16}$  for x8 configuration and Address  $A_0$   $A_{15}$  for x16 configuration. <u>Data</u>  $DQ_0$   $DQ_7$  for x8 configuration and Data  $DQ_0$   $DQ_{15}$  for x16 configuration.
- 3. BHE and BLE are applicable for x16 configuration only.





## **Contents**

| Features                      | 1 |
|-------------------------------|---|
| Functional Description        | 1 |
| Logic Block Diagram           | 1 |
| Contents                      | 2 |
| Pinouts                       | 3 |
| Device Operation              | 5 |
| SRAM Read                     | 5 |
| SRAM Write                    | 5 |
| AutoStore Operation           | 5 |
| Hardware STORE Operation      | 5 |
| Hardware RECALL (Power Up)    | 6 |
| Software STORE                | 6 |
| Software RECALL               | 6 |
| Preventing AutoStore          | 7 |
| Data Protection               | 7 |
| Noise Considerations          | 7 |
| Best Practices                | 8 |
| Maximum Ratings               | 9 |
| Operating Range               |   |
| DC Electrical Characteristics |   |

| AC Test Conditions                      | 10 |
|-----------------------------------------|----|
| Data Retention and Endurance            |    |
| Capacitance                             | 10 |
| Thermal Resistance                      |    |
| AC Switching Characteristics            | 11 |
| SRAM Read Cycle                         |    |
| SRAM Write Cycle                        |    |
| AutoStore/Power Up RECALL               | 14 |
| Software Controlled STORE/RECALL Cycle  | 15 |
| Hardware STORE Cycle                    | 16 |
| Truth Table For SRAM Operations         | 17 |
| Part Numbering Nomenclature             | 18 |
| Ordering Information                    | 19 |
| Package Diagrams                        | 20 |
| Document History Page                   | 23 |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      | 24 |
| Products                                |    |
| DCaC Calutions                          | 24 |



#### **Pinouts**

Figure 1. Pin Diagram - 44 Pin TSOP II



Figure 2. Pin Diagram - 48-Pin SSOP and 32-Pin SOIC



#### Notes

- 4. Address expansion for 2 Mbit. NC pin not connected to die.
- 5. Address expansion for 4 Mbit. NC pin not connected to die.
- 6. Address expansion for 8 Mbit. NC pin not connected to die.
- Address expansion for 16 Mbit. NC pin not connected to die.
   HSB pin is not available in 44-TSOP II (x16) package.



# Pinouts (continued)

Figure 3. Pin Diagram - 54-Pin TSOP II



Table 1. Pin Definitions

| Pin Name                         | I/O Type        | Description                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> - A <sub>16</sub> | Input           | Address Inputs Used to Select one of the 131,072 Bytes of the nvSRAM for x8 Configuration.                                                                                                                                                                                                                                                                                           |
| $A_0 - A_{15}$                   | iliput          | Address Inputs Used to Select one of the 65,536 Words of the nvSRAM for x16 Configuration.                                                                                                                                                                                                                                                                                           |
| $DQ_0 - DQ_7$                    |                 | <b>Bidirectional Data I/O Lines for x8 Configuration</b> . Used as input or output lines depending on operation.                                                                                                                                                                                                                                                                     |
| $DQ_0 - DQ_{15}$                 | Input/Output    | <b>Bidirectional Data I/O Lines for x16 Configuration</b> . Used as input or output lines depending on operation.                                                                                                                                                                                                                                                                    |
| WE                               | Input           | <b>Write Enable Input, Active LOW</b> . When the chip is enabled and WE is LOW, data on the I/O pins is written to the specific address location.                                                                                                                                                                                                                                    |
| CE                               | Input           | Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip.                                                                                                                                                                                                                                                                                            |
| ŌĒ                               | Input           | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. I/O pins are tristated on deasserting OE HIGH.                                                                                                                                                                                                                                |
| BHE                              | Input           | Byte High Enable, Active LOW. Controls DQ <sub>15</sub> - DQ <sub>8</sub> .                                                                                                                                                                                                                                                                                                          |
| BLE                              | Input           | Byte Low Enable, Active LOW. Controls DQ <sub>7</sub> - DQ <sub>0</sub> .                                                                                                                                                                                                                                                                                                            |
| $V_{SS}$                         | Ground          | Ground for the Device. Must be connected to the ground of the system.                                                                                                                                                                                                                                                                                                                |
| Vcc                              | Power<br>Supply | Power Supply Inputs to the Device. 3.0V +20%, -10%                                                                                                                                                                                                                                                                                                                                   |
| HSB <sup>[8]</sup>               | Input/Output    | Hardware STORE Busy (HSB). When LOW this output indicates that a Hardware STORE is in progress. When pulled LOW external to the chip it initiates a nonvolatile STORE operation. A weak internal <u>pull up</u> resistor keeps this pin HIGH if not connected (connection optional). After each STORE operation HSB is driven HIGH for short time with standard output high current. |
| V <sub>CAP</sub>                 | Power<br>Supply | <b>AutoStore Capacitor</b> . Supplies power to the nvSRAM during power loss to store data from SRAM to nonvolatile elements.                                                                                                                                                                                                                                                         |
| NC                               | No Connect      | No Connect. This pin is not connected to the die.                                                                                                                                                                                                                                                                                                                                    |



## **Device Operation**

The CY14B101LA/CY14B101NA nvSRAM is made up of two functional components paired in the same physical cell. They are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to the SRAM (the RECALL operation). Using this unique architecture, all cells are stored and recalled in parallel. During the STORE and RECALL operations, SRAM read and write operations are inhibited. The CY14B101LA/CY14B101NA supports infinite reads and writes similar to a typical SRAM. In addition, it provides infinite RECALL operations from the nonvolatile cells and up to 1 million STORE operations. Refer to the Truth Table For SRAM Operations on page 17 for a complete description of read and write modes.

### **SRAM Read**

The CY14B101LA/CY14B101NA performs a read cycle when  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are LOW and  $\overline{\text{WE}}$  and  $\overline{\text{HSB}}$  are HIGH. The address specified on pins  $A_{0-16}$  or  $A_{0-15}$  determines which of the 131,072 data bytes or 65,536 words of 16 bits each are accessed. Byte enables ( $\overline{\text{BHE}}$ ,  $\overline{\text{BLE}}$ ) determine which bytes are enabled to the output, in the case of 16-bit words. When the read is initiated by an address transition, the outputs are valid after a delay of  $t_{AA}$  (read cycle 1). If the read is initiated by  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$ , the outputs are valid at  $t_{ACE}$  or at  $t_{DOE}$ , whichever is later (read cycle 2). The data output repeatedly responds to address changes within the  $t_{AA}$  access time without the need for transitions on any control input pins. This remains valid until another address change or until  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  is brought HIGH, or  $\overline{\text{WE}}$  or  $\overline{\text{HSB}}$  is brought LOW.

#### SRAM Write

A write cycle is performed when  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  are LOW and  $\overline{\text{HSB}}$  is HIGH. The address inputs must be stable before entering the write cycle and must remain stable until  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  goes HIGH at the end of the cycle. The data on the common I/O pins DQ<sub>0-15</sub> are written into the memory if the data is valid  $t_{SD}$  before the end of a  $\overline{\text{WE}}$ -controlled write or before the end of a  $\overline{\text{CE}}$ -controlled write. The Byte Enable inputs (BHE, BLE) determine which bytes are written, in the case of 16-bit words. Keep  $\overline{\text{OE}}$  HIGH during the entire write cycle to avoid data bus contention on common I/O lines. If  $\overline{\text{OE}}$  is left LOW, internal circuitry turns off the output buffers  $t_{HZWE}$  after  $\overline{\text{WE}}$  goes LOW.

## **AutoStore Operation**

The CY14B101LA/CY14B101NA stores data to the nvSRAM using one of the following three storage operations: Hardware STORE activated by HSB; Software STORE activated by an address sequence; AutoStore on device power down. The AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14B101LA/CY14B101NA.

During a normal operation, the device draws current from  $V_{CC}$  to charge a capacitor connected to the  $V_{CAP}$  pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the  $V_{CC}$  pin drops below  $V_{SWITCH}$ , the part automatically disconnects the  $V_{CAP}$  pin from  $V_{CC}$ . A STORE operation is initiated with power provided by the  $V_{CAP}$  capacitor.

Note If the capacitor is not connected to  $V_{CAP}$  pin, AutoStore must be disabled using the soft sequence specified in Preventing

AutoStore on page 7. In case AutoStore is enabled without a capacitor on  $V_{CAP}$  pin, the device attempts an AutoStore operation without sufficient charge to complete the Store. This may corrupt the data stored in nvSRAM.

Figure 4 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic STORE operation. Refer to DC Electrical Characteristics on page 9 for the size of  $V_{CAP}$ . The voltage on the  $V_{CAP}$  pin is driven to  $V_{CC}$  by a regulator on the chip. Place a pull up on  $\overline{WE}$  to hold it inactive during power up. This pull up is only effective if the  $\overline{WE}$  signal is tristate during power up. Many MPUs tristate their controls on power up. This must be verified when using the pull up. When the nvSRAM comes out of power-on-recall, the MPU must be active or the  $\overline{WE}$  held inactive until the MPU comes out of reset.

To reduce unnecessary nonvolatile stores, AutoStore and Hardware STORE operations are ignored unless at least one write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress.

Figure 4. AutoStore Mode



## **Hardware STORE Operation**

The CY14B101LA/CY14B101NA provides the  $\overline{HSB}^{[8]}$  pin to control and acknowledge the STORE operations. Use the HSB pin to request a Hardware STORE cycle. When the HSB pin is driven LOW, the CY14B101LA/CY14B101NA conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle only begins if a write to the SRAM has taken place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress.

SRAM write operations that are in progress when HSB is driven LOW by any means are given time (t<sub>DELAY</sub>) to complete before the STORE operation <u>is initiated</u>. However, any SRAM <u>write</u> cycles requested after HSB goes LOW are in<u>hibited</u> until HSB returns HIGH. In case the write latch is not set, HSB is not driven LOW by the CY14B101LA/CY14B101NA. But any SRAM read



and write cycles are inhibited until  $\overline{\text{HSB}}$  is returned HIGH by MPU or other external source.

During any STORE operation, regardless of how it is initiated, the CY14B101LA/CY14B101NA continues to drive the HSB pin LOW, releasing it only when the STORE is complete. Upon completion of the STORE operation, the CY14B101LA/CY14B101NA remains disabled until the HSB pin returns HIGH. Leave the HSB unconnected if it is not used.

## Hardware RECALL (Power Up)

During power up or after any low power condition ( $V_{CC}$ <  $V_{SWITCH}$ ), an internal RECALL request is latched. When  $V_{CC}$  again exceeds the sense voltage of  $V_{SWITCH}$ , a RECALL cycle is automatically initiated and takes  $t_{HRECALL}$  to complete. During this time, HSB is driven low by the HSB driver.

#### Software STORE

Data is transferred from SRAM to the nonvolatile memory by a software address sequence. The CY14B101LA/CY14B101<u>NA</u> Software STORE cycle is initiated by executing sequential <u>CE</u> controlled read cycles from six specific address locations in exact order. During the STORE cycle an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. After a STORE cycle is initiated, further input and output are disabled until the cycle is completed.

Because a sequence of READs from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence, or the sequence is aborted and no STORE or RECALL takes place.

To initiate the Software STORE cycle, the following read sequence must be performed:

- 1. Read Address 0x4E38 Valid READ
- Read Address 0xB1C7 Valid READ
- 3. Read Address 0x83E0 Valid READ
- 4. Read Address 0x7C1F Valid READ
- 5. Read Address 0x703F Valid READ
- Read Address 0x8FC0 Initiate STORE Cycle

Table 2. Mode Selection

| CE | WE | $\overline{OE}$ , $\overline{BHE}$ , $\overline{BLE}^{[3]}$ | A <sub>15</sub> - A <sub>0</sub> <sup>[9]</sup>          | Mode                                                                                  | I/O                                                                                 | Power                  |
|----|----|-------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------|
| Н  | X  | X                                                           | X                                                        | Not Selected                                                                          | Output High Z                                                                       | Standby                |
| L  | Н  | L                                                           | X                                                        | Read SRAM                                                                             | Output Data                                                                         | Active                 |
| L  | L  | Х                                                           | Х                                                        | Write SRAM Input Data                                                                 |                                                                                     | Active                 |
| L  | Н  | L                                                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore<br>Disable | Output Data | Active <sup>[10]</sup> |

#### Notes

The software sequence may be clocked with  $\overline{\text{CE}}$  controlled reads or  $\overline{\text{OE}}$  controlled reads, with  $\overline{\text{WE}}$  kept HIGH for all the six READ sequences. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled.  $\overline{\text{HSB}}$  is driven LOW. After the  $t_{\text{STORE}}$  cycle time is fulfilled, the SRAM is activated again for the read and write operation.

#### Software RECALL

Data is transferred from nonvolatile memory to the SRAM by a software address sequence. A Software RECALL cycle is initiated with a sequence of read operations in a manner similar to the Software STORE initiation. To initiate the RECALL cycle, the following sequence of  $\overline{\text{CE}}$  controlled read operations must be performed:

- 1. Read Address 0x4E38 Valid READ
- 2. Read Address 0xB1C7 Valid READ
- 3. Read Address 0x83E0 Valid READ
- 4. Read Address 0x7C1F Valid READ
- 5. Read Address 0x703F Valid READ
- Read Address 0x4C63 Initiate RECALL Cycle

Internally, RECALL is a two step procedure. First, the SRAM data is cleared. Next, the nonvolatile information is transferred into the SRAM cells. After the  $t_{RECALL}$  cycle time, the SRAM is again ready for read and write operations. The RECALL operation does not alter the data in the nonvolatile elements.

<sup>9.</sup> While there are 17 address lines on the CY14B101LA (16 address lines on the CY14B101NA), only the 13 address lines (A<sub>14</sub> - A<sub>2</sub>) are used to control software modes. Rest of the address lines are don't care.

<sup>10.</sup> The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.



Table 2. Mode Selection (continued)

| CE | WE | $\overline{OE}$ , $\overline{BHE}$ , $\overline{BLE}^{[3]}$ | A <sub>15</sub> - A <sub>0</sub> <sup>[9]</sup>          | Mode                                                                                   | I/O                                                                                                           | Power                                   |
|----|----|-------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| L  | Н  | L                                                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Enable      | Read SRAM Output Data |                                         |
| L  | Н  | L                                                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x8FC0 | Read SRAM Read SRAM Read SRAM Read SRAM Read SRAM Nonvolatile STORE                    | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z                         | Active I <sub>CC2</sub> <sup>[10]</sup> |
| L  | Н  | L                                                           | 0x4E38<br>0xB1C7<br>0x83E0<br>0x7C1F<br>0x703F<br>0x4C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile<br>Recall | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z                         | Active <sup>[10]</sup>                  |

## **Preventing AutoStore**

The AutoStore function is disabled by initiating an AutoStore disable sequence. A sequence of read operations is performed in a manner similar to the Software STORE initiation. To initiate the AutoStore disable sequence, the following sequence of CE controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x8B45 AutoStore Disable

The AutoStore is reenabled by initiating an AutoStore enable sequence. A sequence of read operations is performed in a manner similar to the Software RECALL initiation. To initiate the AutoStore enable sequence, the following sequence of CE controlled read operations must be performed:

- 1. Read address 0x4E38 Valid READ
- 2. Read address 0xB1C7 Valid READ
- 3. Read address 0x83E0 Valid READ
- Read address 0x7C1F Valid READ
- 5. Read address 0x703F Valid READ
- 6. Read address 0x4B46 AutoStore Enable

If the AutoStore function is disabled or reenabled, a manual STORE operation (Hardware or Software) must be issued to save the AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled.

#### **Data Protection**

The CY14B101LA/CY14B101NA protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and write operations. The low voltage condition is detected when  $V_{CC}$  is less than  $V_{SWITCH}$  If the CY14B101LA/CY14B101NA is in a write mode (both CE and WE are LOW) at power up, after a RECALL or STORE, the write is inhibited until the SRAM is enabled after  $t_{LZHSB}$  (HSB to output active). This protects against inadvertent writes during power up or brown out conditions.

#### Noise Considerations

Refer to CY note AN1064.

## CY14B101LA, CY14B101NA



#### **Best Practices**

nvSRAM products have been used effectively for over 15 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of

- s has resulted in the following suggestions as best practices:
- The nonvolatile cells in this nvSRAM product are delivered from Cypress with 0x00 written in all cells. Incoming inspection routines at customer or contract manufacturer's sites sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on should always program a unique NV pattern (that is, complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system manufacturing test to ensure these system routines work consistently.
- Power up boot firmware routines should rewrite the nvSRAM into the desired state (for example, AutoStore enabled). While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently such as program bugs and incoming inspection routines.
- The V<sub>CAP</sub> value specified in this data sheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the maximum V<sub>CAP</sub> value because the nvSRAM internal algorithm calculates V<sub>CAP</sub> charge and discharge time based on this maximum V<sub>CAP</sub> value. Customers that want to use a larger V<sub>CAP</sub> value to make sure there is extra store charge and store time should discuss their V<sub>CAP</sub> size selection with Cypress to understand any impact on the V<sub>CAP</sub> voltage level at the end of a t<sub>RFCALL</sub> period.



# **Maximum Ratings**

| Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. |
|-----------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                         |
| Maximum Accumulated Storage Time:                                                                         |
| At 150°C Ambient Temperature 1000h                                                                        |
| At 85°C Ambient Temperature 20 Years                                                                      |
| Ambient Temperature with Power Applied –55°C to +150°C                                                    |
| Supply Voltage on V <sub>CC</sub> Relative to GND0.5V to 4.1V                                             |
| Voltage Applied to Outputs in High-Z State                                                                |
| 0.5V to V <sub>CC</sub> + 0.5V                                                                            |
| Input Voltage0.5V to Vcc+0.5V                                                                             |
| Transient Voltage (<20 ns) on                                                                             |
| Any Pin to Ground Potential–2.0V to V <sub>CC</sub> + 2.0V                                                |

| Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | 1.0W |
|--------------------------------------------------------------|------|
| Surface Mount Pb Soldering Temperature (3 Seconds)+2         | 60°C |
| DC Output Current (1 output at a time, 1s duration)1         | 5 mA |
| Static Discharge Voltage > 20 (per MIL-STD-883, Method 3015) | )01V |
| Latch Up Current > 200                                       | ) mA |

# **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Industrial | –40°C to +85°C      | 2.7V to 3.6V    |

## **DC Electrical Characteristics**

Over the Operating Range ( $V_{CC}$  = 2.7V to 3.6V)

| Parameter                       | Description                                                         | Test Conditions                                                                                                                                                                                                                                       | Min                  | <b>Typ</b> <sup>[11]</sup> | Max                  | Unit           |
|---------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|----------------------|----------------|
| V <sub>CC</sub>                 | Power Supply Voltage                                                |                                                                                                                                                                                                                                                       | 2.7                  | 3.0                        | 3.6                  | ٧              |
| I <sub>CC1</sub>                | Average V <sub>CC</sub> Current                                     | $t_{RC}$ = 20 ns<br>$t_{RC}$ = 25 ns<br>$t_{RC}$ = 45 ns<br>Values obtained without output loads ( $I_{OUT}$ = 0 mA)                                                                                                                                  |                      |                            | 70<br>70<br>52       | mA<br>mA<br>mA |
| I <sub>CC2</sub>                | Average V <sub>CC</sub> Current during STORE                        | All Inputs Don't Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub>                                                                                                                                                       |                      |                            | 10                   | mA             |
| I <sub>CC3</sub>                | Average $V_{CC}$ Current at $t_{RC}$ = 200 ns, $V_{CC}$ (Typ), 25°C | All I/P cycling at CMOS levels. Values obtained without output loads (I <sub>OUT</sub> = 0 mA)                                                                                                                                                        |                      | 35                         |                      | mA             |
| I <sub>CC4</sub>                | Average V <sub>CAP</sub> Current during AutoStore Cycle             | All Inputs Don't Care. Average current for duration t <sub>STORE</sub>                                                                                                                                                                                |                      |                            | 5                    | mA             |
| I <sub>SB</sub>                 | V <sub>CC</sub> Standby Current                                     | $\overline{\text{CE}} \ge (\text{V}_{\text{CC}} - 0.2\text{V}). \ \text{V}_{\text{IN}} \le 0.2\text{V} \ \text{or} \ge (\text{V}_{\text{CC}} - 0.2\text{V}).$ Standby current level after nonvolatile cycle is complete. Inputs are static. f = 0 MHz |                      |                            | 5                    | mA             |
| I <sub>IX</sub> <sup>[12]</sup> | Input Leakage Current (except HSB)                                  | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                                                                          | <b>–</b> 1           |                            | +1                   | μΑ             |
|                                 | Input Leakage Current (for HSB)                                     | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$                                                                                                                                                                                                          | -100                 |                            | +1                   | μΑ             |
| I <sub>OZ</sub>                 | Off-State Output<br>Leakage Current                                 | $V_{CC}$ = Max, $V_{SS} \le V_{OUT} \le V_{CC}$ , $\overline{CE}$ or $\overline{OE} \ge V_{IH}$ or $\overline{BHE/BLE} \ge V_{IH}$ or $\overline{WE} \le V_{IL}$                                                                                      | -1                   |                            | +1                   | μA             |
| V <sub>IH</sub>                 | Input HIGH Voltage                                                  |                                                                                                                                                                                                                                                       | 2.0                  |                            | V <sub>CC</sub> +0.5 | V              |
| $V_{IL}$                        | Input LOW Voltage                                                   |                                                                                                                                                                                                                                                       | V <sub>ss</sub> -0.5 |                            | 0.8                  | ٧              |
| $V_{OH}$                        | Output HIGH Voltage                                                 | I <sub>OUT</sub> = –2 mA                                                                                                                                                                                                                              | 2.4                  |                            |                      | V              |
| $V_{OL}$                        | Output LOW Voltage                                                  | I <sub>OUT</sub> = 4 mA                                                                                                                                                                                                                               |                      |                            | 0.4                  | ٧              |
| $V_{CAP}$                       | Storage Capacitor                                                   | Between V <sub>CAP</sub> pin and V <sub>SS</sub> , 5V Rated                                                                                                                                                                                           | 61                   | 68                         | 180                  | μF             |

Notes
 11. Typical values are at 25°C, V<sub>CC</sub>= V<sub>CC</sub> (Typ). Not 100% tested.
 12. The HSB pin has I<sub>OUT</sub> = -2 uA for V<sub>OH</sub> of 2.4V when both active high and low drivers are disabled. When they are enabled standard V<sub>OH</sub> and V<sub>OL</sub> are valid. This parameter is characterized but not tested.



## **Data Retention and Endurance**

| Parameter         | Description                  | Min   | Unit  |
|-------------------|------------------------------|-------|-------|
| DATA <sub>R</sub> | Data Retention               | 20    | Years |
| $NV_C$            | Nonvolatile STORE Operations | 1,000 | K     |

# Capacitance

| Parameter <sup>[13]</sup> | Description        | Test Conditions                         | Max | Unit |
|---------------------------|--------------------|-----------------------------------------|-----|------|
| C <sub>IN</sub>           | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7   | pF   |
| C <sub>OUT</sub>          | Output Capacitance | $V_{CC} = V_{CC}$ (Typ)                 | 7   | pF   |

## **Thermal Resistance**

| Parameter <sup>[13]</sup> | Description           | Test Conditions                                                 | 54-TSOP II | 48-SSOP | 44-TSOP II | 32-SOIC | Unit |
|---------------------------|-----------------------|-----------------------------------------------------------------|------------|---------|------------|---------|------|
| - JA                      | (Junction to Ambient) | Test conditions follow standard test methods and procedures for | 36.4       | 37.47   | 41.74      | 41.55   | °C/W |
| - 30                      |                       | measuring thermal impedance, in accordance with EIA/JESD51.     | 10.13      | 24.71   | 11.90      | 24.43   | °C/W |

Figure 5. AC Test Loads



# **AC Test Conditions**

| Input Pulse Levels                       | 0V to 3V         |
|------------------------------------------|------------------|
| Input Rise and Fall Times (10% - 90%)    | <u>&lt;</u> 3 ns |
| Input and Output Timing Reference Levels | 1.5V             |

Note
13. These parameters are guaranteed by design and are not tested.



# **AC Switching Characteristics**

| Param                                 | eters             |                                   | 20  | ns  | 25  | ns  | 45 ns |     |      |
|---------------------------------------|-------------------|-----------------------------------|-----|-----|-----|-----|-------|-----|------|
| Cypress<br>Parameters                 | Alt<br>Parameters | Description                       | Min | Max | Min | Max | Min   | Max | Unit |
| SRAM Read Cyc                         | cle               |                                   |     | •   |     |     |       | •   |      |
| t <sub>ACE</sub>                      | t <sub>ACS</sub>  | Chip Enable Access Time           |     | 20  |     | 25  |       | 45  | ns   |
| t <sub>RC</sub> <sup>[14]</sup>       | t <sub>RC</sub>   | Read Cycle Time                   | 20  |     | 25  |     | 45    |     | ns   |
| t <sub>AA</sub> <sup>[15]</sup>       | t <sub>AA</sub>   | Address Access Time               |     | 20  |     | 25  |       | 45  | ns   |
| tnoe                                  | t <sub>OE</sub>   | Output Enable to Data Valid       |     | 10  |     | 12  |       | 20  | ns   |
| <sub>+</sub> [15]                     | t <sub>OH</sub>   | Output Hold After Address Change  | 3   |     | 3   |     | 3     |     | ns   |
| t <sub>1.70</sub> =[13, 16]           | $t_{LZ}$          | Chip Enable to Output Active      | 3   |     | 3   |     | 3     |     | ns   |
| t <sub>HZCE</sub> [13, 10]            | $t_{HZ}$          | Chip Disable to Output Inactive   |     | 8   |     | 10  |       | 15  | ns   |
| t <sub>1.70=</sub> [13, 16]           | $t_{OLZ}$         | Output Enable to Output Active    | 0   |     | 0   |     | 0     |     | ns   |
| t <sub>HZOE</sub> [13, 16]            | t <sub>OHZ</sub>  | Output Disable to Output Inactive |     | 8   |     | 10  |       | 15  | ns   |
| t <sub>PH</sub> <sup>[13]</sup>       | t <sub>PA</sub>   | Chip Enable to Power Active       | 0   |     | 0   |     | 0     |     | ns   |
| t <sub>PD</sub> <sup>[13]</sup>       | t <sub>PS</sub>   | Chip Disable to Power Standby     |     | 20  |     | 25  |       | 45  | ns   |
| t <sub>DBE[</sub> [13]                | -                 | Byte Enable to Data Valid         |     | 10  |     | 12  |       | 20  | ns   |
| $t_{LZBE}^{[13]}$                     | -                 | Byte Enable to Output Active      | 0   |     | 0   |     | 0     |     | ns   |
| t <sub>HZBE</sub> [13]                | -                 | Byte Disable to Output Inactive   |     | 8   |     | 10  |       | 15  | ns   |
| SRAM Write Cyc                        | cle               |                                   |     |     | •   | •   |       |     |      |
| t <sub>WC</sub>                       | t <sub>WC</sub>   | Write Cycle Time                  | 20  |     | 25  |     | 45    |     | ns   |
| t <sub>PWE</sub>                      | $t_{WP}$          | Write Pulse Width                 | 15  |     | 20  |     | 30    |     | ns   |
| t <sub>SCE</sub>                      | $t_{CW}$          | Chip Enable To End of Write       | 15  |     | 20  |     | 30    |     | ns   |
| t <sub>SD</sub>                       | $t_{DW}$          | Data Setup to End of Write        | 8   |     | 10  |     | 15    |     | ns   |
| t <sub>HD</sub>                       | t <sub>DH</sub>   | Data Hold After End of Write      | 0   |     | 0   |     | 0     |     | ns   |
| t <sub>AW</sub>                       | t <sub>AW</sub>   | Address Setup to End of Write     | 15  |     | 20  |     | 30    |     | ns   |
| t <sub>SA</sub>                       | t <sub>AS</sub>   | Address Setup to Start of Write   | 0   |     | 0   |     | 0     |     | ns   |
| tus                                   | $t_{WR}$          | Address Hold After End of Write   | 0   |     | 0   |     | 0     |     | ns   |
| t <sub>HZWE</sub> [13, 16,17]         | $t_{WZ}$          | Write Enable to Output Disable    |     | 8   |     | 10  |       | 15  | ns   |
| t <sub>LZWE</sub> <sup>[13, 16]</sup> | t <sub>OW</sub>   | Output Active after End of Write  | 3   |     | 3   |     | 3     |     | ns   |
| t <sub>BW</sub>                       | -                 | Byte Enable to End of Write       | 15  |     | 20  |     | 30    |     | ns   |

# **Switching Waveforms**

Figure 6. SRAM Read Cycle #1: Address Controlled [14, 15, 18]



#### Notes

- Notes

  14. WE must be HIGH during SRAM read cycles.

  15. Device is continuously selected with CE, OE, and BHE/BLE LOW.

  16. Measured ±200 mV from steady state output voltage.

  17. If WE is low when CE goes low, the outputs remain in the high impedance state.

  18. HSB must remain HIGH during Read and Write cycles.





Figure 7. SRAM Read Cycle #2:  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  Controlled  $^{[3,\ 14,\ 18]}$ 

Figure 8. SRAM Write Cycle #1: WE Controlled [3, 17, 18, 19]



Note 19.  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$  must be ≥ V<sub>IH</sub> during address transitions.



Address Valid

Address Valid

Telegraph of the second of t

Figure 9. SRAM Write Cycle #2: CE Controlled [3, 17, 18, 19]

Figure 10. SRAM Write Cycle #3: BHE and BLE Controlled [3, 17, 18, 19]





## **AutoStore/Power Up RECALL**

| Parameters                         | Description                               | 20  | ns   | 25  | 25 ns |     | 45 ns |      |
|------------------------------------|-------------------------------------------|-----|------|-----|-------|-----|-------|------|
| Farameters                         | Description                               | Min | Max  | Min | Max   | Min | Max   | Unit |
| t <sub>HRECALL</sub> [20]          | Power Up RECALL Duration                  |     | 20   |     | 20    |     | 20    | ms   |
| STORE                              | STORE Cycle Duration                      |     | 8    |     | 8     |     | 8     | ms   |
| t <sub>DELAY</sub> [22]            | Time Allowed to Complete SRAM Write Cycle |     | 20   |     | 25    |     | 25    | ns   |
| V <sub>SWITCH</sub>                | Low Voltage Trigger Level                 |     | 2.65 |     | 2.65  |     | 2.65  | V    |
| t <sub>VCCRISE</sub> [13]          | VCC Rise Time                             | 150 |      | 150 |       | 150 |       | μs   |
| V <sub>HDIS</sub> <sup>[13]</sup>  | HSB Output Disable Voltage                |     | 1.9  |     | 1.9   |     | 1.9   | V    |
| t <sub>LZHSB</sub> <sup>[13]</sup> | HSB To Output Active Time                 |     | 5    |     | 5     |     | 5     | μs   |
| t <sub>HHHD</sub> <sup>[13]</sup>  | HSB High Active Time                      | •   | 500  |     | 500   |     | 500   | ns   |

# **Switching Waveforms**

Figure 11. AutoStore or Power Up RECALL<sup>[23]</sup>



- t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>.
   If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place.
   On a Hardware Store and AutoStore initiation, SRAM write operation continues to be enabled for time t<sub>DELAY</sub>.
- 23. Read and Write cycles are ignored during STORE, RECALL, and while  $V_{CC}$  is below  $V_{SWITCH}$ . 24.  $\overline{HSB}$  pin is driven high to  $V_{CC}$  only by internal 100 k $\Omega$  resistor,  $\overline{HSB}$  driver is disabled.



# **Software Controlled STORE/RECALL Cycle**

| Parameters <sup>[25, 26]</sup> | Description                        | 20  | ns  | 25  | ns  | 45  | ns  | Unit  |
|--------------------------------|------------------------------------|-----|-----|-----|-----|-----|-----|-------|
| Parameters. 7                  | Description                        | Min | Max | Min | Max | Min | Max | Ollit |
| t <sub>RC</sub>                | STORE/RECALL Initiation Cycle Time | 20  |     | 25  |     | 45  |     | ns    |
| t <sub>SA</sub>                | Address Setup Time                 | 0   |     | 0   |     | 0   |     | ns    |
| t <sub>CW</sub>                | Clock Pulse Width                  | 15  |     | 20  |     | 30  |     | ns    |
| t <sub>HA</sub>                | Address Hold Time                  | 0   |     | 0   |     | 0   |     | ns    |
| t <sub>RECALL</sub>            | RECALL Duration                    |     | 200 |     | 200 |     | 200 | μs    |

# **Switching Waveforms**

Figure 12. CE and OE Controlled Software STORE/RECALL Cycle<sup>[26]</sup>



Figure 13. AutoStore Enable/Disable Cycle



- 25. The software sequence is clocked with  $\overline{CE}$  controlled or  $\overline{OE}$  controlled reads.

  26. The six consecutive addresses must be read in the order listed in Table 2 on page 6.  $\overline{WE}$  must be HIGH during all six consecutive cycles.

  27. DQ output data at the sixth read may be invalid because the output is disabled at  $t_{DELAY}$  time.



# **Hardware STORE Cycle**

| Parameters               | Description 20 ns 2                                |     | 25  | 25 ns |     | 45 ns |     |      |
|--------------------------|----------------------------------------------------|-----|-----|-------|-----|-------|-----|------|
| raiailleteis             | Description                                        | Min | Max | Min   | Max | Min   | Max | Unit |
| t <sub>DHSB</sub>        | HSB To Output Active Time when write latch not set |     | 20  |       | 25  |       | 25  | ns   |
| 11100                    | Hardware STORE Pulse Width                         | 15  |     | 15    |     | 15    |     | ns   |
| t <sub>SS</sub> [28, 29] | Soft Sequence Processing Time                      |     | 100 |       | 100 |       | 100 | μS   |

# **Switching Waveforms**

Figure 14. Hardware STORE Cycle<sup>[21]</sup>

## Write latch set



#### Write latch not set



Figure 15. Soft Sequence Processing<sup>[28, 29]</sup>



#### Notes

<sup>28.</sup> This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register command.

<sup>29.</sup> Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command.



# **Truth Table For SRAM Operations**

HSB must remain HIGH for SRAM operations.

## Table 3. Truth Table for x8 Configuration

| CE | WE | OE | Inputs/Outputs <sup>[2]</sup>                 | Mode                | Power   |
|----|----|----|-----------------------------------------------|---------------------|---------|
| Н  | X  | X  | High Z                                        | Deselect/Power Down | Standby |
| L  | Н  | L  | Data Out (DQ <sub>0</sub> –DQ <sub>7</sub> ); | Read                | Active  |
| L  | Н  | Н  | High Z                                        | Output Disabled     | Active  |
| L  | L  | Х  | Data in (DQ <sub>0</sub> –DQ <sub>7</sub> );  | Write               | Active  |

## Table 4. Truth Table for x16 Configuration

| CE | WE | OE | BHE <sup>[3]</sup> | BLE <sup>[3]</sup> | Inputs/Outputs <sup>[2]</sup>                                                                | Mode                | Power   |
|----|----|----|--------------------|--------------------|----------------------------------------------------------------------------------------------|---------------------|---------|
| Н  | Х  | Х  | Х                  | Х                  | High-Z                                                                                       | Deselect/Power Down | Standby |
| L  | X  | Х  | Н                  | Н                  | High-Z                                                                                       | Output Disabled     | Active  |
| L  | Η  | L  | L                  | L                  | Data Out (DQ <sub>0</sub> –DQ <sub>15</sub> )                                                | Read                | Active  |
| L  | Н  | L  | Н                  | L                  | Data Out (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z | Read                | Active  |
| L  | Н  | L  | L                  | Н                  | Data Out (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z | Read                | Active  |
| L  | Н  | Н  | L                  | L                  | High-Z                                                                                       | Output Disabled     | Active  |
| L  | Ι  | Н  | Н                  | L                  | High-Z                                                                                       | Output Disabled     | Active  |
| L  | Ι  | Н  | L                  | Н                  | High-Z                                                                                       | Output Disabled     | Active  |
| L  | L  | Χ  | L                  | L                  | Data In (DQ <sub>0</sub> –DQ <sub>15</sub> )                                                 | Write               | Active  |
| L  | L  | X  | Н                  | Ш                  | Data In (DQ <sub>0</sub> –DQ <sub>7</sub> );<br>DQ <sub>8</sub> –DQ <sub>15</sub> in High-Z  | Write               | Active  |
| L  | L  | Х  | L                  | Н                  | Data In (DQ <sub>8</sub> –DQ <sub>15</sub> );<br>DQ <sub>0</sub> –DQ <sub>7</sub> in High-Z  | Write               | Active  |



# **Part Numbering Nomenclature**





# **Ordering Information**

| Speed (ns) | Ordering Code      | Package<br>Diagram | Package Type   | Operating<br>Range |
|------------|--------------------|--------------------|----------------|--------------------|
| 20         | CY14B101LA-ZS20XIT | 51-85087           | 44-pin TSOP II | Industrial         |
|            | CY14B101LA-ZS20XI  | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101NA-ZS20XIT | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101NA-ZS20XI  | 51-85087           | 44-pin TSOP II |                    |
| 25         | CY14B101LA-ZS25XIT | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101LA-ZS25XI  | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101LA-SP25XIT | 51-85061           | 48-pin SSOP    |                    |
|            | CY14B101LA-SP25XI  | 51-85061           | 48-pin SSOP    |                    |
|            | CY14B101LA-SZ25XIT | 51-85127           | 32-pin SOIC    |                    |
|            | CY14B101LA-SZ25XI  | 51-85127           | 32-pin SOIC    |                    |
|            | CY14B101NA-ZS25XIT | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101NA-ZS25XI  | 51-85087           | 44-pin TSOP II |                    |
| 45         | CY14B101LA-ZS45XIT | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101LA-ZS45XI  | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101LA-SP45XIT | 51-85061           | 48-pin SSOP    |                    |
|            | CY14B101LA-SP45XI  | 51-85061           | 48-pin SSOP    |                    |
|            | CY14B101LA-SZ45XIT | 51-85127           | 32-pin SOIC    |                    |
|            | CY14B101LA-SZ45XI  | 51-85127           | 32-pin SOIC    |                    |
|            | CY14B101NA-ZS45XIT | 51-85087           | 44-pin TSOP II |                    |
|            | CY14B101NA-ZS45XI  | 51-85087           | 44-pin TSOP II |                    |

All the above parts are Pb-free.



# **Package Diagrams**

Figure 16. 44-Pin TSOP II (51-85087)





# Package Diagrams (continued)

Figure 17. 48-Pin SSOP (51-85061)



Figure 18. 32-Pin SOIC (51-85127)





# Package Diagrams (continued)

Figure 19. 54-Pin TSOP II (51-85160)











# **Document History Page**



| Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *C   | 2733909 | 07/09/09           | GVCH/AESA          | Removed 48-ball FBGA package and added 54-pin TSOP II Package Corrected typo error in pin diagram of 48-pin SSOP Page 4; Added note to AutoStore Operation description Page 4; Updated Hardware STORE (HSB) Operation description Page 5; Updated Software STORE Operation description Added best practices Updated V <sub>HDIS</sub> parameter description Updated t <sub>DELAY</sub> parameter description Updated footnote 24 and added footnote 29 |
| *D   | 2757348 | 08/28/2009         | GVCH               | Moved data sheet status from Preliminary to Final Removed commercial temperature related specs Updated thermal resistance values for all the packages                                                                                                                                                                                                                                                                                                  |
| *E   | 2793420 | 10/27/09           | GVCH               | Updated 48-pin SSOP package diagram                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *F   | 2839453 | 01/06/10           | GVCH/PYRS          | Changed STORE cycles to QuantumTrap from 200K to 1 Million Added Contents                                                                                                                                                                                                                                                                                                                                                                              |
| *G   | 2894534 | 03/17/10           | GVCH               | Removed inactive parts from Ordering Informationtable. Updated links in Sales, Solutions, and Legal Information Updated Package Diagrams.                                                                                                                                                                                                                                                                                                              |



## Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc

cypress.com/go/plc
Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

**PSoC Solutions** 

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2008-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 001-42879 Rev. \*G

Revised March 17, 2010

Page 25 of 25