

AS1116

Datasheet

## 64 LED Driver with Detailed Error Detection

# 1 General Description

The AS1116 is a compact LED driver for 64 single LEDs or 8 digits of 7-segments. The devices can be programmed via an SPI compatible 3-wire interface.

Every segment can be individually addressed and updated separately. Only one external resistor (RSET) is required to set the current. LED brightness can be controlled by analog or digital means.

The devices include an integrated BCD code-B/HEX decoder, multiplex scan circuitry, segment and display drivers, and a 64-bit memory. Internal memory stores the shift register settings, eliminating the need for continuous device reprogramming.

Additionally the AS1116 offers a diagnostic mode for easy and fast production testing and allows the use of the AS1116 for critical applications. The diagnostic allows to detect individual open or shorted LEDs.

The AS1116 features a low shutdown current of typically 200nA, and an operational current of typically  $350\mu A$ . The number of digits can be programmed, the devices can be reset by software, and an external clock is also supported.

The device is available in a QSOP-24 and TQFN(4x4)-24 package.

# 2 Key Features

- 10MHz SPI-Compatible Interface
- Open and Shorted LED Error Detection
  - Global or Individual Error Detection
- Hexadecimal- or BCD-Code for 7-Segment Displays
- 200nA Low-Power Shutdown Current (typ; data retained)
- Individual Digit Brightness Control
- Digital and Analog Brightness Control
- Display Blanked on Power-Up
- Drive Common-Cathode LED Displays
- Supply Voltage Range: 2.7 to 5.5V
- Software Reset
- Optional External Clock
- Package:
  - QSOP-24 and TQFN(4x4)-24

# 3 Applications

The AS1116 is ideal for seven-segment or dot matrix displays in public information displays at subway, train or bus stations, at airports and also at displays in public transportation like buses or trains mobile phones, personal electronic and toys.







## 4 Pinout

## **Pin Assignments**

Figure 2. Pin Assignments (Top View)



## **Pin Descriptions**

Table 1. Pin Descriptions

| Pin<br>Name          | QSOP-24         | TQFN(4x4)-24                | Description                                                                                                                                                                                    |
|----------------------|-----------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDI                  | 1               | 22                          | <b>Serial-Data Input</b> . Data is loaded into the internal 16-bit shift register on the rising edge of pin SCL.                                                                               |
| DIG0:DIG7            | 2-5, 7-10       | 1, 2, 4, 5, 7, 8,<br>23, 24 | <b>Digit Drive Lines</b> . Eight digit drive lines that sink current from the display cathode.                                                                                                 |
| GND                  | 6               | 3                           | Ground.                                                                                                                                                                                        |
| LD                   | 11              | 9                           | <b>Load.</b> Serial Data is loaded into the shift register while this pin is low. The last 16 bits of serial data are latched on the rising edge of this pin.                                  |
| N/C                  | 12              | 6                           | Not Connected.                                                                                                                                                                                 |
| ISET                 | 13              | 10                          | <b>Set Segment Current</b> . Connect to VDD or a reference voltage through RSET to set the peak segment current (see Selecting RSET Resistor Value and Using External Drivers on page 15).     |
| SCL                  | 14              | 11                          | <b>Serial-Clock Input.</b> 10MHz maximum rate. Data is shifted into the internal shift register on the rising edge of this pin. Data is clocked out of pin SDO on the rising edge of this pin. |
| SEGA:SEG<br>G, SEGDP | 15-18,<br>20-23 | 12-15,<br>17-20             | <b>Seven Segment and Decimal Point Drive Lines</b> . 8 seven-segment drives and decimal point drive that source current to the display.                                                        |
| VDD                  | 19              | 16                          | Positive Supply Voltage. Connect to +2.7 to +5.5V supply.                                                                                                                                      |
| SDO                  | 24              | 21                          | <b>Serial-Data Output</b> . The data into pin SDI is valid at pin SDO 16 clock cycles later. This pin is used to daisy-chain several devices and is never high-impedance.                      |



# **5 Absolute Maximum Ratings**

Stresses beyond those listed in Table 2 may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Section 6 Electrical Characteristics on page 4 is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 2. Absolute Maximum Ratings

| Para                    | meter                  | Min  | Max               | Units | Notes                                                                                                                                                                                                                                                                               |
|-------------------------|------------------------|------|-------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | VDD to GND             | -0.3 | 7                 | V     |                                                                                                                                                                                                                                                                                     |
| Input Voltage Range     | All other pins to GND  | -0.3 | 7 or<br>VDD + 0.3 | V     |                                                                                                                                                                                                                                                                                     |
| Current                 | DIG0:DIG7 Sink Current |      | 500               | mA    |                                                                                                                                                                                                                                                                                     |
| Current                 | SEGA:SEGG, SEGDP       |      | 100               | mA    |                                                                                                                                                                                                                                                                                     |
| Hur                     | midity                 | 5    | 85                | %     | Non-condensing                                                                                                                                                                                                                                                                      |
| Electrostatic Discharge | Digital outputs        |      | 1000              | V     | Norm: MIL 833 E method 3015                                                                                                                                                                                                                                                         |
| Electrostatic Discharge | All other pins         |      | 1000              | V     | Norm. Wile 633 E method 3013                                                                                                                                                                                                                                                        |
| Latch-Up                | Immunity               | ±1   | 00                | mA    | EIA/JESD78                                                                                                                                                                                                                                                                          |
| Thormal Do              | esistance @JA          |      | 88                | °C/W  | on PCB, QSOP-24 package                                                                                                                                                                                                                                                             |
| Theimai Ke              | SISIATICE GJA          |      | 30.5              | °C/W  | on PCB, TQFN(4x4)-24 package                                                                                                                                                                                                                                                        |
| Ambient T               | emperature             | -40  | +85               | ٥C    |                                                                                                                                                                                                                                                                                     |
| Storage T               | emperature             | -55  | 150               | ٥C    |                                                                                                                                                                                                                                                                                     |
| Package Boo             | ly Temperature         |      | +260              | °C    | The reflow peak soldering temperature (body temperature) specified is in accordance with IPC/JEDEC J-STD-020D "Moisture/Reflow Sensitivity Classification for Non-Hermetic Solid State Surface Mount Devices".  The lead finish for Pb-free leaded packages is matte tin (100% Sn). |



## **6 Electrical Characteristics**

VDD = 2.7 to 5.5V,  $RSET = 9.53k\Omega$ , TAMB = -40 to  $+85^{\circ}C$ , typ. values @  $TAMB = +25^{\circ}C$ , VDD = 5.0V (unless otherwise specified).

Table 3. Electrical Characteristics

| Symbol | Parameter                      | Conditions                                       | Min | Тур  | Max | Unit |
|--------|--------------------------------|--------------------------------------------------|-----|------|-----|------|
| VDD    | Operating Supply Voltage       |                                                  | 2.7 |      | 5.5 | ٧    |
| IDDSD  | Shutdown Supply Current        | All digital inputs at VDD or GND, TAMB = +25°C   |     | 0.2  | 2   | μΑ   |
|        |                                | Rset = open circuit.                             |     | 0.35 | 0.6 |      |
| IDD    | Operating Supply Current       | All segments and decimal point on; ISEG = -40mA. |     | 335  |     | mA   |
| fosc   | Display Scan Rate              | 8 digits scanned                                 | 0.6 | 8.0  | 1.2 | kHz  |
| Idigit | Digit Drive Sink Current       | Vout = 0.65V                                     | 320 |      |     | mA   |
| ISEG   | Segment Drive Source Current   | VDD = 5.0V, VOUT = (VDD -1V)                     | -37 | -42  | -47 | mA   |
| ΔISEG  | Segment Drive Current Matching | 1 VDD = 5.0 V, VOOT = (VDD - IV)                 |     | 3    |     | %    |
| ISEG   | Segment Drive Source Current   | Average Current                                  |     |      | 47  | mA   |

Table 4. Logic Inputs/Outputs Characteristics

| Symbol   | Parameter                       | Conditions                         | Min         | Тур          | Max          | Unit |
|----------|---------------------------------|------------------------------------|-------------|--------------|--------------|------|
| lih, lil | Input Current SDI, SCL, LD      | VIN = 0V or VDD                    | -1          |              | 1            | μA   |
| Vih      | Logic High Input Voltage        | 4.5V < VDD < 5.5V                  | 0.6 x VDD   |              |              | V    |
| VIII     | Logic riigiriiipat voitage      | 2.7V < VDD < 4.5V                  | 0.7 x VDD   |              |              | V    |
| VIL      | Logic Low Input Voltage         | VDD = 5.0V                         |             |              | 0.8          | V    |
| VIL      | Logic Low input voltage         | VDD = 3.0V                         |             |              | 0.6          | V    |
| Vон      | Output High Voltage             | SDO, ISOURCE = -1mA,<br>VDD = 5.0V | VDD - 1     |              |              | V    |
| VOH      | Output riigir voltage           | SDO, ISOURCE = -1mA,<br>VDD = 3.0V | VDD - 0.5   |              |              | V    |
| Vol      | Output Low Voltage              | SDO, ISINK = 1mA                   |             |              | 0.4          | V    |
| ΔVI      | Hysteresis Voltage              | SDI, SCL, LD                       |             | 1            |              | V    |
|          | Open Detection Level Threshold  |                                    | 0.7x<br>Vdd | 0.75x<br>VDD | 0.8x<br>VDD  | V    |
|          | Short Detection Level Threshold |                                    | 0.05x VDD   | 0.1x<br>Vdd  | 0.15x<br>VDD | V    |

Table 5. SPI Timing Characteristics

| Symbol | Parameter                         | Conditions   | Min | Тур | Max  | Unit |
|--------|-----------------------------------|--------------|-----|-----|------|------|
| tCP    | SCL Clock Period                  |              | 100 |     |      | ns   |
| tch    | SCL Pulse Width High              |              | 20  |     |      | ns   |
| tCL    | SCL Pulse Width Low               |              | 20  |     |      | ns   |
| tcss   | LD to SCL Rise Setup Time         |              | 25  |     |      | ns   |
| tcsh   | SCL Rise to LD Rise Hold Time     |              | 10  |     |      | ns   |
| tDS    | SDI Setup Time                    |              | 0   |     |      | ns   |
| tDH    | SDI Hold Time                     |              | 5   |     |      | ns   |
| tDO    | Output Data Propagation Delay     | CLOAD = 50pF |     |     | 25   | ns   |
| tldck  | LD Rising Edge to SCL Rising Edge |              | 20  |     |      | ns   |
| tcsw   | Minimum LD Pulse High             |              | 20  |     |      | ns   |
| tdspd  | Data-to-Segment Delay             |              |     |     | 2.25 | ms   |

See Figure 18 on page 8 for more information.



# 7 Typical Operating Characteristics

RSET =  $9.53k\Omega$ , VRset = VDD;

Figure 3. Display Scan Rate vs. Supply Voltage;



Figure 5. Segment Current vs. Temperature;



Figure 7. Segment Current vs. Supply Voltage;



Figure 4. Display Scan Rate vs. Temperature;



Figure 6. Segment Current vs. RSET;



Figure 8. Segment Current vs. VDD; VRset = 2.8V





Figure 9. VDIGIT vs. IDIGIT



Figure 10. Input High Level vs. Supply Voltage



Figure 11. ISEG vs. VSEG; VDD = 5V



Figure 12. ISEG vs. VSEG; VDD = 4V



Figure 13. ISEG vs. VSEG; VDD = 3.3V



Figure 14. ISEG vs. VSEG; VDD = 2.7V





# **8 Detailed Description**

## **Block Diagram**

Figure 15. Block Diagram (QSOP-24 Package)



Figure 16. ESD Structure





## **Serial-Addressing Format**

The AS1116 contains a 16bit SPI interface to access the internal data and control registers of the device (see Digitand Control-Registers on page 9). The SPI interface is driven with the rising edge of SCL. A falling edge on LD signal indicates the beginning of an access on the SPI interface, the rising edge on LD determines an access on SPI. An access must consist of exactly 16bits for write operation and 8bits for read operation. Timing restrictions on the SPI interface pins are defined in Figure 18.

Table 6 shows the structure of the 16bit command word for writing data, Table 7 the 8bit command word for read operation.

D0 (write operation) / D8 (read operation) is the first bit to shift into the SPI interface after the falling edge of LD, is the last bit to write to SPI before rising edge of LD.

At a read operation an 8bit operation is executed. At the first rising edge of SCL after the rising edge of LD D7 of addressed register is written to SDO pin. At the next rising edge of SCL D6 is written to SDO pin. LD must be kept high during reading data from a internal data or control register of AS1116.

Table 6. 16-Bit Serial Data Format

| D0  | D1 | D2 | D3 | D4 | D5 | D6 | D7  | D8  | D9        | D10       | D11      | D12 | D13 | D14 | D15 |
|-----|----|----|----|----|----|----|-----|-----|-----------|-----------|----------|-----|-----|-----|-----|
| LSB |    |    | Da | ta |    |    | MSB | Reg | gister Ad | dress (se | ee Table | 7)  | 0   | R/W | Χ   |

Figure 17. Read operation



Figure 18. Interface Timing



### **Initial Power-Up**

On initial power-up, the AS1116 registers are reset to their default values, the display is blanked, and the device goes into shutdown mode. At this time, all registers should be programmed for normal operation.

**Note:** The default settings enable only scanning of one digit; the internal decoder is disabled and the Intensity Control Register (see page 13) is set to the minimum values.



#### **Shutdown Mode**

The AS1116 devices feature a shutdown mode, where they consume only 200nA (typ) current. Shutdown mode is entered via a write to the Shutdown Register (see Table 8). For the AS1116, at that point, all segment current sources and digital drivers are switched off, so that all segments are blanked.

Note: During shutdown mode the Digit-Registers maintain their data.

Shutdown mode can either be used as a means to reduce power consumption or for generating a flashing display (repeatedly entering and leaving shutdown mode). For minimum supply current in shutdown mode, logic input should be at GND or VDD (CMOS logic level).

When entering or leaving shutdown mode, the Feature Register is reset to its default values (all 0s) when Shutdown Register bit D7 (page 10) = 0.

**Note:** When Shutdown Register bit D7 = 1, the Feature Register is left unchanged when entering or leaving shutdown mode. If the AS1116 is used with an external clock, Shutdown Register bit D7 should be set to 1 when writing to the Shutdown Register.

### **Digit- and Control-Registers**

The AS1116 devices contain 8 Digit-Registers,11 control-registers and 8 diagnostic-registers, which are listed in Table 7. All registers are selected using a 8-bit address word, and communication is done via the serial interface.

- Digit Registers These registers are realized with an on-chip 64-bit memory. Each digit can be controlled directly without rewriting the whole register contents.
- Control Registers These registers consist of decode mode, display intensity, number of scanned digits, shutdown, display test and features selection registers.

Table 7. Register Address Map

| Type       | Dominton            |     |     |     |     |     | A   | ddress | 3  |                                                      | Dage |
|------------|---------------------|-----|-----|-----|-----|-----|-----|--------|----|------------------------------------------------------|------|
| Z          | Register            | D15 | D14 | D13 | D12 | D11 | D10 | D9     | D8 | D7:D0                                                | Page |
|            | No-Op               | Χ   | 0   | 0   | 0   | 0   | 0   | 0      | 0  |                                                      | 14   |
|            | Digit 0             | Χ   | 0   | 0   | 0   | 0   | 0   | 0      | 1  |                                                      | N/A  |
|            | Digit 1             | Χ   | 0   | 0   | 0   | 0   | 0   | 1      | 0  |                                                      | N/A  |
| ster       | Digit 2             | Х   | 0   | 0   | 0   | 0   | 0   | 1      | 1  |                                                      | N/A  |
| Register   | Digit 3             | Χ   | 0   | 0   | 0   | 0   | 1   | 0      | 0  | (see Table 10 on page 11,<br>Table 11 on page 11 and | N/A  |
| : <u>:</u> | Digit 4             | Χ   | 0   | 0   | 0   | 0   | 1   | 0      | 1  | Table 12 on page 11)                                 | N/A  |
| Digit I    | Digit 5             | Χ   | 0   | 0   | 0   | 0   | 1   | 1      | 0  |                                                      | N/A  |
|            | Digit 6             | Χ   | 0   | 0   | 0   | 0   | 1   | 1      | 1  |                                                      | N/A  |
|            | Digit 7             | Χ   | 0   | 0   | 0   | 1   | 0   | 0      | 0  |                                                      | N/A  |
|            | Decode-Mode         | Χ   | 0   | 0   | 0   | 1   | 0   | 0      | 1  | (see Table 9 on page 10)                             | 10   |
|            | Global Intensity    | Χ   | 0   | 0   | 0   | 1   | 0   | 1      | 0  | (see Table 16 on page 13)                            | 13   |
|            | Scan Limit          | Χ   | 0   | 0   | 0   | 1   | 0   | 1      | 1  | (see Table 18 on page 13)                            | 13   |
| ter        | Shutdown            | Χ   | 0   | 0   | 0   | 1   | 1   | 0      | 0  | (see Table 8 on page 10)                             | 9    |
| Register   | Not Used            | Χ   | 0   | 0   | 0   | 1   | 1   | 0      | 1  |                                                      | N/A  |
|            | Feature             | Χ   | 0/1 | 0   | 0   | 1   | 1   | 1      | 0  | (see Table 19 on page 14)                            | 14   |
| Control    | Display Test Mode   | Χ   | 0   | 0   | 0   | 1   | 1   | 1      | 1  | (see Table 13 on page 12)                            | 10   |
| ပိ         | DIG0:DIG1 Intensity | Χ   | 0   | 0   | 1   | 0   | 0   | 0      | 0  | (see Table 17 on page 13)                            |      |
|            | DIG2:DIG3 Intensity | Х   | 0   | 0   | 1   | 0   | 0   | 0      | 1  | (see Table 17 on page 13)                            |      |
|            | DIG4:DIG5 Intensity | X   | 0   | 0   | 1   | 0   | 0   | 1      | 0  | (see Table 17 on page 13)                            |      |
|            | DIG6:DIG7 Intensity | X   | 0   | 0   | 1   | 0   | 0   | 1      | 1  | (see Table 17 on page 13)                            |      |



Table 7. Register Address Map

| Туре       | Register           |     |     |     |     |     | Ad  | ddress | 3  |       | Page |
|------------|--------------------|-----|-----|-----|-----|-----|-----|--------|----|-------|------|
| Ţ          | Register           | D15 | D14 | D13 | D12 | D11 | D10 | D9     | D8 | D7:D0 | rage |
|            | Diagnostic Digit 0 | Χ   | 1   | 0   | 1   | 0   | 1   | 0      | 0  |       | N/A  |
| ter        | Diagnostic Digit 1 | Χ   | 1   | 0   | 1   | 0   | 1   | 0      | 1  |       | N/A  |
| Register   | Diagnostic Digit 2 | X   | 1   | 0   | 1   | 0   | 1   | 1      | 0  |       | N/A  |
|            | Diagnostic Digit 3 | X   | 1   | 0   | 1   | 1   | 0   | 1      | 1  |       | N/A  |
| Diagnostic | Diagnostic Digit 4 | Χ   | 1   | 0   | 1   | 1   | 0   | 0      | 0  |       | N/A  |
| agno       | Diagnostic Digit 5 | X   | 1   | 0   | 1   | 1   | 0   | 0      | 1  |       | N/A  |
| Dis        | Diagnostic Digit 6 | Х   | 1   | 0   | 1   | 1   | 0   | 1      | 0  |       | N/A  |
|            | Diagnostic Digit 7 | Х   | 1   | 0   | 1   | 1   | 0   | 1      | 1  |       | N/A  |

Note: Write operation: D14=0; Read operation: D14=1.

The Shutdown Register controls AS1116 shutdown mode.

Table 8. Shutdown Register Format (Address (HEX) = 0x0C))

| Mode                                                         | HEX  |    |    | Re | egist | er Da | ıta |    |    |
|--------------------------------------------------------------|------|----|----|----|-------|-------|-----|----|----|
| Wiode                                                        | Code | D7 | D6 | D5 | D4    | D3    | D2  | D1 | D0 |
| Shutdown Mode, Reset Feature Register to Default Settings    | 0x00 | 0  | Х  | Х  | Х     | Х     | Х   | Х  | 0  |
| Shutdown Mode, Feature Register Unchanged                    | 0x80 | 1  | Х  | Х  | Х     | Х     | Х   | Х  | 0  |
| Normal Operation, Reset Feature Register to Default Settings | 0x01 | 0  | Х  | Х  | Х     | Х     | Х   | Х  | 1  |
| Normal Operation, Feature Register Unchanged                 | 0x81 | 1  | Х  | Х  | Х     | Х     | Х   | Х  | 1  |

#### **Decode Enable Register (0x09)**

The Decode Enable Register sets the decode mode. BCD/HEX decoding (either BCD code – characters 0:9, E, H, L, P, and -, or HEX code – characters 0:9 and A:F) is selected by bit D2 (page 14) of the Feature Register. The Decode Enable Register is used to select the decode mode or no-decode for each digit. Each bit in the Decode Enable Register corresponds to its respective display digit (i.e., bit D0 corresponds to digit 0, bit D1 corresponds to digit 1 and so on). Table 10 lists some examples of the possible settings for the Decode Enable Register bits.

**Note:** A logic high enables decoding and a logic low bypasses the decoder altogether.

When decode mode is used, the decoder looks only at the lower-nibble (bits D3:D0) of the data in the Digit-Registers, disregarding bits D6:D4. Bit D7 sets the decimal point (SEG DP) independent of the decoder and is positive logic (bit D7 = 1 turns the decimal point on). Table 10 lists the code-B font; Table 11 lists the HEX font.

When no-decode mode is selected, data bits D7:D0 of the Digit-Registers correspond to the segment lines of the AS1116. Table 12 shows the 1:1 pairing of each data bit to the appropriate segment line.

Table 9. Decode Enable Register Format Examples

| Decode Mode                                                            | HEX  |    |    | Re | gist | er Da | ata |    |    |
|------------------------------------------------------------------------|------|----|----|----|------|-------|-----|----|----|
| Decode Mode                                                            | Code | D7 | D6 | D5 | D4   | D3    | D2  | D1 | D0 |
| No decode for digits 7:0                                               | 0x00 | 0  | 0  | 0  | 0    | 0     | 0   | 0  | 0  |
| Code-B/HEX decode for digit 0. No decode for digits 7:1                | 0x01 | 0  | 0  | 0  | 0    | 0     | 0   | 0  | 1  |
| Code-B/HEX decode for digit 0:2. No decode for digits 7:3              | 0x07 | 0  | 0  | 0  | 0    | 0     | 1   | 1  | 1  |
| Code-B/HEX decode for digits 0:5. No decode for digits 7:6             | 0x3F | 0  | 0  | 1  | 1    | 1     | 1   | 1  | 1  |
| Code-B/HEX decode for digits 0,2,5. No decode for digits 1, 3, 4, 6, 7 | 0x25 | 0  | 0  | 1  | 0    | 0     | 1   | 0  | 1  |



Table 10. Code-B Font

| Char- |    | Regi  | ster | Data | 3  |    | Char- |    | Regi   | ister | Data | a  |    | Char-       |    | Regi  | ster | Data | 1  |    |
|-------|----|-------|------|------|----|----|-------|----|--------|-------|------|----|----|-------------|----|-------|------|------|----|----|
| acter | D7 | D6:D4 | D3   | D2   | D1 | D0 | acter | D7 | D6: D4 | D3    | D2   | D1 | D0 | acter       | D7 | D6:D4 | D3   | D2   | D1 | D0 |
|       |    | X     | 0    | 0    | 0  | 0  |       |    | Х      | 0     | 1    | 1  | 0  | $H_{\circ}$ |    | Х     | 1    | 1    | 0  | 0  |
|       |    | Х     | 0    | 0    | 0  | 1  |       |    | Х      | 0     | 1    | 1  | 1  |             |    | X     | 1    | 1    | 0  | 1  |
|       |    | Х     | 0    | 0    | 1  | 0  |       |    | Х      | 1     | 0    | 0  | 0  | P           |    | Х     | 1    | 1    | 1  | 0  |
|       |    | X     | 0    | 0    | 1  | 1  |       |    | Х      | 1     | 0    | 0  | 1  |             |    | Х     | 1    | 1    | 1  | 1  |
|       |    | Х     | 0    | 1    | 0  | 0  |       |    | Х      | 1     | 0    | 1  | 0  |             | 1* | X     | Х    | X    | X  | х  |
|       |    | Х     | 0    | 1    | 0  | 1  |       |    | Х      | 1     | 0    | 1  | 1  |             |    |       |      |      |    |    |

\* The decimal point can be enabled with every character by setting bit D7 = 1.

Table 11. HEX Font

| Char- |    | Regi  | ster | Data | а  |    | Char- |    | Regi   | ister | Data | <b>a</b> |    | Char- |    | Regi  | ster | Data | 1  |    |
|-------|----|-------|------|------|----|----|-------|----|--------|-------|------|----------|----|-------|----|-------|------|------|----|----|
| acter | D7 | D6:D4 | D3   | D2   | D1 | D0 | acter | D7 | D6: D4 | D3    | D2   | D1       | D0 | acter | D7 | D6:D4 | D3   | D2   | D1 | D0 |
|       |    | X     | 0    | 0    | 0  | 0  |       |    | Х      | 0     | 1    | 1        | 0  |       |    | Х     | 1    | 1    | 0  | 0  |
|       |    | Х     | 0    | 0    | 0  | 1  |       |    | Х      | 0     | 1    | 1        | 1  |       |    | Х     | 1    | 1    | 0  | 1  |
|       |    | Х     | 0    | 0    | 1  | 0  |       |    | Х      | 1     | 0    | 0        | 0  |       |    | Х     | 1    | 1    | 1  | 0  |
|       |    | X     | 0    | 0    | 1  | 1  |       |    | Х      | 1     | 0    | 0        | 1  | F     |    | X     | 1    | 1    | 1  | 1  |
|       |    | X     | 0    | 1    | 0  | 0  |       |    | Х      | 1     | 0    | 1        | 0  |       | 1* | Х     | X    | X    | X  | х  |
|       |    | Х     | 0    | 1    | 0  | 1  |       |    | Х      | 1     | 0    | 1        | 1  |       |    |       |      |      |    |    |

The decimal point can be enabled with every character by setting bit D7 = 1.

Table 12. No-Decode Mode Data Bits and Corresponding Segment Lines

|                            | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----------------------------|----|----|----|----|----|----|----|----|
| Corresponding Segment Line | DP | Α  | В  | С  | D  | E  | F  | G  |

Figure 19. Standard 7-Segment LED





#### **Display-Test Mode**

The AS1116 can detect open or shorted LEDs. Readout of either open LEDs (D2=1) or short LEDs (D1=1) is possible, as well as a OR relation of open and short (D1=D2=1). After a dignostic run bit D4 can be read to clearify if an error occurred before reading out detailed diagnostic data.

Note: All settings of the digit- and control-registers are maintained.

Table 13. Testmode Register Summary

| D | '  | D6       | D5        | D4         | D3       | D2       | D1        | D0        |
|---|----|----------|-----------|------------|----------|----------|-----------|-----------|
| Х | RE | XT_short | REXT_open | LED_global | LED_test | LED_open | LED_short | DISP_test |

Table 14. Testmode Register Bit Description (Address (HEX) = 0x0F))

|     | Addr: 0x0F |         |        | Address                                                                                                                                                                         |
|-----|------------|---------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name   | Default | Access | D7:D0                                                                                                                                                                           |
| D0  | DISP_test  | 0       | W      | Optical display test. (Testmode for external visual test.)  0: Normal operation; 1: Run display test (All digits are tested independently from scan limit & shutdown register.) |
| D1  | LED_short  | 0       | W      | Starts a test for shorted LEDs. (Can be set together with D2) 0: Normal operation; 1: Activate testmode                                                                         |
| D2  | LED_open   | 0       | W      | Starts a test for open LEDs. (Can be set together with D1) 0: Normal operation; 1: Activate testmode                                                                            |
| D3  | LED_test   | 0       | R      | Indicates an ongoing open/short LED test 0: No ongoing LED test; 1: LED test in progress                                                                                        |
| D4  | LED_global | 0       | R      | Indicates that the last open/short LED test has detected an error 0: No error detected; 1: Error detected                                                                       |
| D5  | REXT_open  | 0       | R      | Checks if external resistor REXT is open 0: REXT correct; 1: REXT is open                                                                                                       |
| D6  | REXT_short | 0       | R      | Checks if external resistor Rext is shorted 0: Rext correct; 1: Rext is shorted                                                                                                 |
| D7  |            | 0       | -      | Not used                                                                                                                                                                        |

#### **LED Diagnostic Registers**

These eight registers contain the result of the LED open/short test for the individual LED of each digit.

Table 15. LED Diagnostic Register Address

| Register       |       |    |    |    |    |    | Segr | nent |    |                |       |    |    |    |    |    |    |    |    |
|----------------|-------|----|----|----|----|----|------|------|----|----------------|-------|----|----|----|----|----|----|----|----|
| HEX<br>Address | Digit | D7 | D6 | D5 | D4 | D3 | D2   | D1   | D0 | HEX<br>Address | Digit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0x14           | DIG0  |    |    |    |    |    |      |      |    | 0x18           | DIG4  |    |    |    |    |    |    |    |    |
| 0x15           | DIG1  | DP | Α  | В  | _  | D  | Е    | _    | G  | 0x19           | DIG5  | DP | Α  | В  | _  | П  | Е  | _  | G  |
| 0x16           | DIG2  | DF | ^  | Ь  | C  | D  | _    |      | G  | 0x1A           | DIG6  | DF |    | В  | C  | D  | _  |    | G  |
| 0x17           | DIG3  |    |    |    |    |    |      |      |    | 0x1B           | DIG7  |    |    |    |    |    |    |    |    |

Note: If more than 2 shorts occure in the LED array, detection of individual LED fault could become limited to blocs.

#### Intensity Control Register (0x0A)

The brightness of the display can be controlled by digital means using the Intensity Control Registers and by analog means using RSET (see Selecting RSET Resistor Value and Using External Drivers on page 15). The intensity can be controlled globally for all digits, or for each digit individually. The global intensity command will write intensity data to all four individual brightness registers, while the individual intesity command will only write to the associated individual intensity register.



Display brightness is controlled by an integrated pulse-width modulator which is controlled by the lower-nibble of the Intensity Control Register. The modulator scales the average segment-current in 16 steps from a maximum of 15/16 down to 1/16 of the peak current set by RSET.

Table 16. Intensity Register Format

| <b>Duty Cycle</b> | HEX Code  | I   | Regist | er Data | а   | Duty Cycle     | HEX Code  |     | Register Data |    |     |  |  |  |
|-------------------|-----------|-----|--------|---------|-----|----------------|-----------|-----|---------------|----|-----|--|--|--|
| Duty Cycle        | TILX Code | MSB | D2     | D1      | LSB | Duty Cycle     | TILX Code | MSB | D2            | D1 | LSB |  |  |  |
| 1/16 (min on)     | 0xX0      | 0   | 0      | 0       | 0   | 9/16           | 0xX8      | 1   | 0             | 0  | 0   |  |  |  |
| 2/16              | 0xX1      | 0   | 0      | 0       | 1   | 10/16          | 0xX9      | 1   | 0             | 0  | 1   |  |  |  |
| 3/16              | 0xX2      | 0   | 0      | 1       | 0   | 11/16          | 0xXA      | 1   | 0             | 1  | 0   |  |  |  |
| 4/16              | 0xX3      | 0   | 0      | 1       | 1   | 12/16          | 0xXB      | 1   | 0             | 1  | 1   |  |  |  |
| 5/16              | 0xX4      | 0   | 1      | 0       | 0   | 13/16          | 0xXC      | 1   | 1             | 0  | 0   |  |  |  |
| 6/16              | 0xX5      | 0   | 1      | 0       | 1   | 14/16          | 0xXD      | 1   | 1             | 0  | 1   |  |  |  |
| 7/16              | 0xX6      | 0   | 1      | 1       | 0   | 15/16          | 0xXE      | 1   | 1             | 1  | 0   |  |  |  |
| 8/16              | 0xX7      | 0   | 1      | 1       | 1   | 15/16 (max on) | 0xXF      | 1   | 1             | 1  | 1   |  |  |  |

Table 17. Intensity Register Address

| Register HEX Address  |        | Registe           | er Data           |
|-----------------------|--------|-------------------|-------------------|
| Register FIEA Address | Туре   | D7:D4             | D3:D0             |
| 0x0A                  | Global | X                 | Global Intensity  |
| 0x10                  | Digit  | Digit 1 Intensity | Digit 0 Intensity |
| 0x11                  | Digit  | Digit 3 Intensity | Digit 2 Intensity |
| 0x12                  | Digit  | Digit 5 Intensity | Digit 4 Intensity |
| 0x13                  | Digit  | Digit 7 Intensity | Digit 6 Intensity |

#### Scan-Limit Register (0x0B)

The Scan-Limit Register controls which of the digits are to be displayed. When all 8 digits are to be displayed, the update frequency is typically 0.8kHz. If the number of digits displayed is reduced, the update frequency is increased. The frequency can be calculated using 8fOSC/N, where N is the number of digits. Since the number of displayed digits influences the brightness, RSET should be adjusted accordingly.

Note: To avoid differences in brightness this register should not be used to blank parts of the display (leading zeros).

Table 18. Scan-Limit Register Format (Address (HEX) = 0x0B))

| Scan Limit           | HEX  |       | _  | r Data | а       |  | Scan Limit         | HEX  | Register Data |    |    |    |
|----------------------|------|-------|----|--------|---------|--|--------------------|------|---------------|----|----|----|
| Scall Lillin         | Code | D7:D3 | D2 | D1     | D0 Scan |  | Scall Lillin       | Code | D7:D3         | D2 | D1 | D0 |
| Display digit 0 only | 0xX0 | Х     | 0  | 0      | 0       |  | Display digits 0:4 | 0xX4 | Х             | 1  | 0  | 0  |
| Display digits 0:1   | 0xX1 | Х     | 0  | 0      | 1       |  | Display digits 0:5 | 0xX5 | Х             | 1  | 0  | 1  |
| Display digits 0:2   | 0xX2 | Х     | 0  | 1      | 0       |  | Display digits 0:6 | 0xX6 | Х             | 1  | 1  | 0  |
| Display digits 0:3   | 0xX3 | Х     | 0  | 1      | 1       |  | Display digits 0:7 | 0xX7 | Х             | 1  | 1  | 1  |



#### Feature Register (0x0E)

The Feature Register is used for enabling various features including switching the device into external clock mode, applying an external reset, selecting code-B or HEX decoding, enabling or disabling blinking, enabling or disabling the SPI-compatible interface, setting the blinking rate, and resetting the blink timing.

**Note:** At power-up the Feature Register is initialized to 0.

Table 19. Feature Register Summary

| D7              | D6   | D5                 | D4       | D3 | D2         | D1      | D0     |
|-----------------|------|--------------------|----------|----|------------|---------|--------|
| blink_<br>start | sync | blink_<br>freq_sel | blink_en | NU | decode_sel | reg_res | clk_en |

Table 20. Feature Register Bit Descriptions (Address (HEX) = 0xXE)

| ,   | Addr: 0xXE     | Feature R | Feature Register |                                                                           |  |  |  |  |  |  |  |  |  |
|-----|----------------|-----------|------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| ,   | Addr. UXAE     | Enables a | nd disables      | various device features.                                                  |  |  |  |  |  |  |  |  |  |
| Bit | Bit Name       | Default   | Access           | Bit Description                                                           |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | External clock active.                                                    |  |  |  |  |  |  |  |  |  |
| D0  | clk_en         | 0         | R/W              | 0 = Internal oscillator is used for system clock.                         |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | 1 = Pin CLK of the serial interface operates as system clock input.       |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | Resets all control registers except the Feature Register.                 |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | 0 = Reset Disabled. Normal operation.                                     |  |  |  |  |  |  |  |  |  |
| D1  | reg_res        | 0         | R/W              | 1 = All control registers are reset to default state (except the Feature  |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | Register) identically after power-up.                                     |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | Note: The Digit Registers maintain their data.                            |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | Selects display decoding for the selected digits (Table 9 on page 10).    |  |  |  |  |  |  |  |  |  |
| D2  | decode_sel     | 0         | R/W              | 0 = Enable Code-B decoding (see Table 10 on page 11).                     |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | 1 = Enable HEX decoding (see Table 11 on page 11).                        |  |  |  |  |  |  |  |  |  |
| D3  | NU             |           |                  | Not used                                                                  |  |  |  |  |  |  |  |  |  |
| D4  | blink en       | •         | R/W              | Enables blinking.                                                         |  |  |  |  |  |  |  |  |  |
| D4  | biirik_en      | 0         | K/VV             | 0 = Disable blinking. 1 = Enable blinking.                                |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | Sets blink with low frequency (with the internal oscillator enabled):     |  |  |  |  |  |  |  |  |  |
| D5  | blink_freq_sel | 0         | R/W              | 0 = Blink period typically is 1 second (0.5s on, 0.5s off).               |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | 1 = Blink period is 2 seconds (1s on, 1s off).                            |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | Synchronizes blinking on the rising edge of pin LD. The multiplex and     |  |  |  |  |  |  |  |  |  |
| D6  | sync           | 0         | R/W              | blink timing counter is cleared on the rising edge of pin LD. By setting  |  |  |  |  |  |  |  |  |  |
| D0  | Syric          | U         | IX/VV            | this bit in multiple devices, the blink timing can be synchronized across |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | all the devices.                                                          |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | Start Blinking with display enabled phase. When bit D4 (blink_en) is set, |  |  |  |  |  |  |  |  |  |
| D7  | blink start    | 0         | R/W              | bit D7 determines how blinking starts.                                    |  |  |  |  |  |  |  |  |  |
| "   | Sillin_Start   | U         | 1 1 / V V        | 0 = Blinking starts with the display turned off.                          |  |  |  |  |  |  |  |  |  |
|     |                |           |                  | 1 = Blinking starts with the display turned on.                           |  |  |  |  |  |  |  |  |  |

#### No-Op Register (0xX0)

The No-Op Register is used when multiple AS1116 devices are cascaded in order to support displays with more than 8 digits. The cascading must be done in such a way that all SDO pins are connected to SDI of the next AS1116 (see Figure 20 on page 16). The LD and SCL signals are connected to all devices.

For example, if five devices are cascaded, in order to perform a write operation to the fifth device, the write-command must be followed by four no-operation commands. When the LD signal goes high, all shift registers are latched. The first four devices will receive no-operation commands and only the fifth device will receive the intended operation command, and subsequently update its register.



# 9 Typical Application

### Selecting RSET Resistor Value and Using External Drivers

Brightness of the display segments is controlled via RSET. The current that flows between VDD and ISET defines the current that flows through the LEDs.

Segment current is about 200 times the current in ISET. Typical values for RSET for different segment currents, operating voltages, and LED voltage drop (VLED) are given in Table 21 & Table 22. The maximum current the AS1116 can drive is 47mA. If higher currents are needed, external drivers must be used, in which case it is no longer necessary that the devices drive high currents.

Note: The display brightness can also be logically controlled (see Intensity Control Register (0x0A) on page 12).

Table 21. RSET vs. Segment Current and LED Forward Voltage, VDD = 2.7V & 3.3V & 3.6V

| ISEG (mA)   |      | VL               | .ED    |     |                  | VLED   |                  |      | VLED    |       |                  |                  |  |  |  |
|-------------|------|------------------|--------|-----|------------------|--------|------------------|------|---------|-------|------------------|------------------|--|--|--|
| ISLG (IIIA) |      | 1.5V             | 2.0V   |     | 1.5V             | 2.0V   | 2.5V             |      | 1.5V    | 2.0V  | 2.5V             | 3.0V             |  |  |  |
| 40          | 77   | 5k $\Omega$      | 4.4kΩ  | 3V  | $6.7$ k $\Omega$ | 6.4kΩ  | $5.7$ k $\Omega$ | 6V   | 7.5kΩ   | 7.2kΩ | $6.6$ k $\Omega$ | $5.5$ k $\Omega$ |  |  |  |
| 30          | 2.   | $6.9$ k $\Omega$ | 5.9kΩ  | 3.  | 9.1kΩ            | 8.8kΩ  | 8.1kΩ            | . 3. | 10.18kΩ | 9.8kΩ | 9.2kΩ            | 7.5kΩ            |  |  |  |
| 20          | = Q( | 10.7kΩ           | 9.6kΩ  | _ O | 13.9kΩ           | 13.3kΩ | 12.6kΩ           | = Q( | 15.6kΩ  | 15kΩ  | 14.3kΩ           | 13kΩ             |  |  |  |
| 10          | Vc   | 22.2kΩ           | 20.7kΩ | Λ_  | 28.8kΩ           | 27.7kΩ | 26kΩ             | Vc   | 31.9kΩ  | 31kΩ  | 29.5kΩ           | 27.3kΩ           |  |  |  |

Table 22. RSET vs. Segment Current and LED Forward Voltage, VDD = 4.0V & 5.0V

| ISEG |      |                    |                  | VLED   |        |        |      | VLED    |         |                 |         |                       |        |  |  |
|------|------|--------------------|------------------|--------|--------|--------|------|---------|---------|-----------------|---------|-----------------------|--------|--|--|
| (mA) |      | 1.5V               | 2.0V             | 2.5V   | 3.0V   | 3.5V   |      | 1.5V    | 2.0V    | 2.5V            | 3.0V    | 3.5V                  | 4.0V   |  |  |
| 40   | 0V   | 8.6kΩ              | $8.3$ k $\Omega$ | 7.9kΩ  | 7.6kΩ  | 5.2kΩ  | 70   | 11.35kΩ | 11.12kΩ | 10.84k $\Omega$ | 10.49kΩ | 10.2kΩ                | 9.9kΩ  |  |  |
| 30   | - 4. | 11.6kΩ             | 11.2kΩ           |        |        |        |      |         | 15.1kΩ  |                 |         |                       |        |  |  |
| 20   | = Q( | 17.7kΩ             |                  |        | 15.6kΩ | 13.6kΩ | = Q( | 23.6kΩ  | 23.1kΩ  | 22.6kΩ          | 22kΩ    | 21.1kΩ                | 20.2kΩ |  |  |
| 10   | ΛC   | $36.89$ k $\Omega$ | 35.7kΩ           | 34.5kΩ | 32.5kΩ | 29.1kΩ | ٦N   | 48.9kΩ  | 47.8kΩ  | 46.9kΩ          | 45.4kΩ  | $43.8 \text{k}\Omega$ | 42kΩ   |  |  |

### **Calculating Power Dissipation**

The upper limit for power dissipation (PD) for the AS1116 is determined from the following equation:

$$PD = (VDD \times 5mA) + (VDD - VLED)(DUTY \times ISEG \times N)$$
 (EQ 1)

#### Where:

*VDD* is the supply voltage.

DUTY is the duty cycle set by intensity register (page 13).

N is the number of segments driven (worst case is 8)

VLED is the LED forward voltage

ISEG = segment current set by RSET

#### Dissipation Example:

$$ISEG = 40mA, N = 8, DUTY = 15/16, VLED = 2.2V at 40mA, VDD = 5V$$
 (EQ 2)

$$PD = 5V(5mA) + (5V - 2.2V)(15/16 \times 40mA \times 8) = 0.865W$$
 (EQ 3)

Thus, for a QSOP-24 package  $\Theta$ JA = +88°C/W, the maximum allowed TAMB is given by:

$$T_{J,MAX} = T_{AMB} + PD \times \Theta_{JA} = 150^{\circ}C = T_{AMB} + 0.865W \times 88^{\circ}C/W$$
 (EQ 4)

In this example the maximum ambient temperature must stay below 73.88°C.



#### 8x8 Dot Matrix Mode

The application example in Figure 20 shows the AS1116 in the 8x8 LED dot matrix mode.

The LED columns have common cathodes and are connected to the DIG0:7 outputs. The rows are connected to the segment drivers. Each of the 64 LEDs can be addressed separately. The columns are selected via the digits as listed in Table 7 on page 9.

The Decode Enable Register (see page 10) must be set to '00000000' as described in Table 9 on page 10. Single LEDs in a column can be addressed as described in Table 12 on page 11, where bit D0 corresponds to segment G and bit D7 corresponds to segment DP.

Note: For a multiple-digit dot matrix, multiple AS1116 devices can be cascaded easily.

Figure 20. Application Example as LED Dot Matrix Driver



### **Supply Bypassing and Wiring**

In order to achieve optimal performance the AS1116 should be placed very close to the LED display to minimize effects of electromagnetic interference and wiring inductance.

Furthermore, it is recommended to connect a 10µF electrolytic and a 0.1µF ceramic capacitor between pins VDD and GND to avoid power supply ripple (see Figure 20 on page 16).



# **10 Package Drawings and Markings**

The AS1116 is available in the QSOP-24 package.

Figure 21. QSOP-24 Package









| Symbol | Min   | Max  |  |  |
|--------|-------|------|--|--|
| Α      | 1.35  | 1.75 |  |  |
| A1     | 0.10  | 0.25 |  |  |
| A2     | 1.37  | 1.57 |  |  |
| b      | 0.20  | 0.30 |  |  |
| С      | 0.19  | 0.25 |  |  |
| D      | 8.55  | 8.74 |  |  |
| Е      | 5.79  | 6.20 |  |  |
| E1     | 3.81  | 3.99 |  |  |
| е      | 0.635 | BSC  |  |  |
| h      | 0.22  | 0.49 |  |  |
| L      | 0.40  | 1.27 |  |  |
| θ      | 00    | 8°   |  |  |



Figure 22. TQFN(4x4)-24 Package



| Symbol | Min  | Тур      | Max  |
|--------|------|----------|------|
| Α      | 0.50 | 0.55     | 0.60 |
| A1     | 0.00 | 0.05     |      |
| А3     |      | 0.152REF |      |
| b      | 0.18 | 0.23     | 0.28 |
| D      |      | 4.00BSC  |      |
| Е      |      | 4.00BSC  |      |
| D2     | 2.70 | 2.80     | 2.90 |
| E2     | 2.70 | 2.80     | 2.90 |

| Symbol | Min  | Тур     | Max  |
|--------|------|---------|------|
| е      |      | 0.50BSC |      |
| L      | 0.30 | 0.35    | 0.40 |
| L1     | 0.00 |         | 0.10 |
| aaa    |      | 0.10    |      |
| bbb    |      | 0.10    |      |
| ccc    |      | 0.10    |      |
| ddd    |      | 0.05    |      |
| eee    |      | 0.08    |      |

Notes:Unilateral coplanarity zone applies to the exposed heat sink slug as well as the terminals.

- 1. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters; angles in degrees.
- 3. Dimension b applies to metallized terminal and is measured between 0.25mm and 0.30mm from terminal tip. Dimension L1 represents terminal full back from package edge up to 0.1mm is acceptable.
- 4. Coplanarity applies to the exposed heat slug as well as the terminal.
- 5. Radius on terminal is optional.



# 11 Ordering Information

The devices are available as the standard products shown in Table 23.

Table 23. Ordering Information

| Ordering Code | Marking | Desciption                                     | Delivery Form | Package      |
|---------------|---------|------------------------------------------------|---------------|--------------|
| AS1116-BSST   | AS1116  | 64 LED Driver with Detailed<br>Error Detection | Tape and Reel | QSOP-24      |
| AS1116-BQFT   | ASR9    | 64 LED Driver with Detailed<br>Error Detection | Tape and Reel | TQFN(4x4)-24 |

All devices are RoHS compliant and free of halogene substances.



### Copyrights

Copyright © 1997-2009, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

#### **Disclaimer**

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.



#### **Contact Information**

#### Headquarters

austriamicrosystems AG

Tobelbaderstrasse 30 A-8141 Unterpremstaetten - Graz, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact-us